| 型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
|---|---|---|---|---|
丝印:MK2049-36SILF;Package:SOIC;3.3 VOLT COMMUNICATIONS CLOCK PLL Features • Packaged in 20 pin SOIC • Pb (lead) free package • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock or 文件:248.79 Kbytes 页数:9 Pages | RENESAS 瑞萨 | RENESAS | ||
3.3 V Communications Clock PLL Description The MK2049-36 is a Phase-Locked Loop (PLL) based clock synthesizer that accepts multiple input frequencies. With an 8 kHz clock input as a reference, the MK2049-36 generates T1, E1, T3, E3, OC3/3, Gigabit Ethernet, and other communications frequencies. This allows for the generation o 文件:125.94 Kbytes 页数:10 Pages | ICST | ICST | ||
3.3V Communications Clock PLL Description The MK2049-45 is a dual Phase-Locked Loop (PLL) device which can provide frequency synthesis and jitter attenuation. The first PLL is VCXO based and uses a pullable crystal to track signal wander and attenuate input jitter. The second PLL is a translator for frequency multiplication. 文件:182.72 Kbytes 页数:9 Pages | ICST | ICST | ||
3.3 VOLT COMMUNICATIONS CLOCK PLL Features • Packaged in 20 pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to 文件:410.92 Kbytes 页数:11 Pages | RENESAS 瑞萨 | RENESAS | ||
3.3 VOLT COMMUNICATIONS CLOCK PLL Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to 文件:262.81 Kbytes 页数:11 Pages | RENESAS 瑞萨 | RENESAS | ||
3.3 VOLT COMMUNICATIONS CLOCK PLL Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to 文件:262.81 Kbytes 页数:11 Pages | RENESAS 瑞萨 | RENESAS | ||
3.3 VOLT COMMUNICATIONS CLOCK PLL Features • Packaged in 20-pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to 文件:262.81 Kbytes 页数:11 Pages | RENESAS 瑞萨 | RENESAS | ||
丝印:MK2049-45SI;Package:SOIC;3.3 VOLT COMMUNICATIONS CLOCK PLL Features • Packaged in 20 pin SOIC • 3.3 V + 5 operation • Meets the TR62411, ETS300 011, and GR-1244 specification for MTIE, Pull-in/Hold-in Range, Phase Transients, and Jitter Generation for Stratum 3, 4, and 4E • Accepts multiple inputs: 8 kHz backplane clock, or 10 to 50 MHz • Locks to 文件:410.92 Kbytes 页数:11 Pages | RENESAS 瑞萨 | RENESAS | ||
3.3V Communications Clock PLL Description The MK2049-45 is a dual Phase-Locked Loop (PLL) device which can provide frequency synthesis and jitter attenuation. The first PLL is VCXO based and uses a pullable crystal to track signal wander and attenuate input jitter. The second PLL is a translator for frequency multiplication. 文件:182.72 Kbytes 页数:9 Pages | ICST | ICST | ||
3.3V Communications Clock PLL Description The MK2049-45 is a dual Phase-Locked Loop (PLL) device which can provide frequency synthesis and jitter attenuation. The first PLL is VCXO based and uses a pullable crystal to track signal wander and attenuate input jitter. The second PLL is a translator for frequency multiplication. 文件:182.72 Kbytes 页数:9 Pages | ICST | ICST |
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
IDT |
13+ |
SOIC20 |
2658 |
原装分销 |
询价 | ||
IDT |
25+ |
SOP-16 |
18000 |
原厂直接发货进口原装 |
询价 | ||
MK |
16+ |
SOP |
133 |
全新原装现货 |
询价 | ||
MICROCLOCK |
24+ |
SOP |
6980 |
原装现货,可开13%税票 |
询价 | ||
ICS |
24+/25+ |
252 |
原装正品现货库存价优 |
询价 | |||
NS/国半 |
24+ |
66800 |
原厂授权一级代理,专注汽车、医疗、工业、新能源! |
询价 | |||
UCLOCK |
00+ |
SOP20 |
2255 |
全新原装进口自己库存优势 |
询价 | ||
IDT |
24+ |
SOP-8 |
25000 |
IDT专营品牌全新原装热卖 |
询价 | ||
ICS |
25+23+ |
SOP-28 |
37228 |
绝对原装正品全新进口深圳现货 |
询价 | ||
42 |
20+ |
42 |
11520 |
特价全新原装公司现货 |
询价 |
相关规格书
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074
- TL074A
- TL074-EP
- TL074H
- SN65LVDT3486AD
- PS9307L2
- PS9332L
- PS9313L
- PS9307AL
- PS9351L2
- PS9331L
相关库存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- TL074
- TL074
- TL074
- TL074B
- TL074M
- SN65LVDT3486B
- PS9351L
- PS9317L2
- PS9313L2
- PS9309L2
- PS9308L2
- PS9306L2
- PS9305L

