| 型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
|---|---|---|---|---|
丝印:CD4012BM;Package:SOIC;CMOS NAND GATES Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre 文件:1.0201 Mbytes 页数:23 Pages | TI 德州仪器 | TI | ||
丝印:CD4012BM;Package:SOIC;CMOS NAND GATES Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre 文件:1.0201 Mbytes 页数:23 Pages | TI 德州仪器 | TI | ||
丝印:CD4012BM;Package:SOIC;CMOS NAND GATES Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre 文件:1.0201 Mbytes 页数:23 Pages | TI 德州仪器 | TI | ||
丝印:CD4012BM;Package:SOIC;CMOS NAND GATES Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre 文件:1.0201 Mbytes 页数:23 Pages | TI 德州仪器 | TI | ||
丝印:CD4012B;Package:SOP;CMOS NAND GATES Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre 文件:1.0201 Mbytes 页数:23 Pages | TI 德州仪器 | TI | ||
丝印:CD4012B;Package:SOP;CMOS NAND GATES Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre 文件:1.0201 Mbytes 页数:23 Pages | TI 德州仪器 | TI | ||
CD4012 | 4路输入非门 4路输入非门,工作电压(Vcc)(v)3-15V,静态电流Iq(Typ)0.01uA | XBLW 芯伯乐 | XBLW | |
CD4012 | 2路4输入与非门 The CD4012 is a Dual 4-input Nand Gate. The outputs are fully buffered for the highest noise immunity and pattern insensitivity to output impedance.It operates over a recommended VDD power supply range of 3V to 15V referenced to GND (usually ground). Unused inputs must be connected to VDD, GND, or a • Wide supply voltage range from 3V to 15V\n• Fully static operation\n• 5V, 10V, and 15V parametric ratings\n• Standardized symmetrical output characteristics\n• Inputs and outputs are protected against electrostatic effects\n• Specified from -40℃ to +125℃\n• Packaging information: DIP14/SOP14/TSSOP; | I-CORE 中微爱芯 | I-CORE | |
CD4012 | CMOS NAND Gates | Renesas 瑞萨 | Renesas | |
CMOS NAND Gates Features: Quiescent current specified to 15 V Maximum input leakage of 1 uA at 15 V (full package-temperature range) 1-V noise margin (full package-temperature range) 文件:550.23 Kbytes 页数:10 Pages | TI 德州仪器 | TI |
替换型号
- 148731
- 154768
- 158061
- 158063
- 34012PC
- 4012(IC)
- 4012A
- 4012BDC
- 4012BDM
- 4012BFC
- 4012BFM
- 4012BPC
- 443-60
- 443-886
- 51X90507A98
- 8-759-240-12
- CD4012
- CD4012AD
- CD4012AE
- CD4012AF
- CD4012BD
- CD4012BE
- CD4012BF
- CD4012CJ
- CD4012CN
- CD4012MJ
- CD4012MW
- CD4012UBD
- CD4012UBE
- CD4012UBF
- CM4012
- CM4012AD
- CM4012AE
- D4012BC
- ECG4012
- ECG4012B
- F4012
- GE-4012
- HBC4012AD
- HBC4012AF
- HBC4012AK
- HBF4012
- HBF4012A
- HBF4012AE
- HBF4012AF
- HCC4012BD
- HCC4012BF
- HCC4012BK
- HCF4012BE
- HCF4012BF
- HD14012B
- HD4012
- HE-443-886
- HEF4012
- HEF4012BD
- HEF4012BP
- HEF4012P
- M4012BP
- MB84012B
- MB84012BM
- MC14012
- MC14012BAL
- MC14012BCL
- MC14012BCP
- MC14012CP
- MC4012P
- MM4012
- MM5612AN
- MSM4012
- N4012
- NTE4012B
- SCL4012
- SCL4012B
- SCL4012BC
- SCL4012BD
- SCL4012BE
- SCL4012BF
- SCL4012BH
- SK4012
- SK4012B
- SS4012AE
- SW4012
- TC4012BP
- TCG4012B
- TM4012B
- TP4012
- TP4012AN
- UPD4012BC
- UPD4012C
技术参数
- Function:
NAND gates
- Description:
Dual 4-input NAND gate
- VCC (V):
3.0 - 15.0
- Logic switching levels:
CMOS
- Tamb (°C):
-40~125
- Nr of pins:
14
- Package:
DIP14/SOP14/TSSOP14
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
24+ |
4 |
询价 | |||||
ST |
24+ |
SMD |
20000 |
一级代理原装现货假一罚十 |
询价 | ||
ST/TI |
25+23+ |
TO-220 |
25716 |
绝对原装正品全新进口深圳现货 |
询价 | ||
ST/意法 |
24+ |
DIP |
300 |
大批量供应优势库存热卖 |
询价 | ||
ST/意法 |
23+ |
DIP |
8215 |
原厂原装 |
询价 | ||
HLF/洪利发 |
23+ |
DIPSOP |
35000 |
询价 | |||
TI(德州仪器) |
24+ |
NA/ |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
HLF/洪利发 |
24+ |
NA/ |
38250 |
原装现货,当天可交货,原型号开票 |
询价 | ||
PHI/ST/TI |
23+ |
DIP/SOP |
7300 |
专注配单,只做原装进口现货 |
询价 | ||
HLF/洪利发 |
24+ |
DIPSOP |
60000 |
全新原装现货 |
询价 |
相关规格书
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074
相关库存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074

