首页 >CD4012>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

CD4012BM96

丝印:CD4012BM;Package:SOIC;CMOS NAND GATES

Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre

文件:1.0201 Mbytes 页数:23 Pages

TI

德州仪器

CD4012BM96.A

丝印:CD4012BM;Package:SOIC;CMOS NAND GATES

Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre

文件:1.0201 Mbytes 页数:23 Pages

TI

德州仪器

CD4012BM96E4

丝印:CD4012BM;Package:SOIC;CMOS NAND GATES

Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre

文件:1.0201 Mbytes 页数:23 Pages

TI

德州仪器

CD4012BM96G4

丝印:CD4012BM;Package:SOIC;CMOS NAND GATES

Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre

文件:1.0201 Mbytes 页数:23 Pages

TI

德州仪器

CD4012BNSR

丝印:CD4012B;Package:SOP;CMOS NAND GATES

Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre

文件:1.0201 Mbytes 页数:23 Pages

TI

德州仪器

CD4012BNSR.A

丝印:CD4012B;Package:SOP;CMOS NAND GATES

Features: Propagation delay time = 60 ns (typ.) at CL =50 pF, Vpp = 10V = Buffered inputs and outputs = Standardized symmetrical output characteristics Maximum input current of 1 uA at 18 V over full package temperature range; 100 nA at 18 V and 25°C = 100% tested for quiescent curre

文件:1.0201 Mbytes 页数:23 Pages

TI

德州仪器

CD4012

4路输入非门

4路输入非门,工作电压(Vcc)(v)3-15V,静态电流Iq(Typ)0.01uA

XBLW

芯伯乐

CD4012

2路4输入与非门

The CD4012 is a Dual 4-input Nand Gate. The outputs are fully buffered for the highest noise immunity and pattern insensitivity to output impedance.It operates over a recommended VDD power supply range of 3V to 15V referenced to GND (usually ground). Unused inputs must be connected to VDD, GND, or a • Wide supply voltage range from 3V to 15V\n• Fully static operation\n• 5V, 10V, and 15V parametric ratings\n• Standardized symmetrical output characteristics\n• Inputs and outputs are protected against electrostatic effects\n• Specified from -40℃ to +125℃\n• Packaging information: DIP14/SOP14/TSSOP;

I-CORE

中微爱芯

CD4012

CMOS NAND Gates

Renesas

瑞萨

CD4012A

CMOS NAND Gates

Features: Quiescent current specified to 15 V Maximum input leakage of 1 uA at 15 V (full package-temperature range) 1-V noise margin (full package-temperature range)

文件:550.23 Kbytes 页数:10 Pages

TI

德州仪器

技术参数

  • Function:

    NAND gates

  • Description:

    Dual 4-input NAND gate

  • VCC (V):

    3.0 - 15.0

  • Logic switching levels:

    CMOS

  • Tamb (°C):

    -40~125

  • Nr of pins:

    14

  • Package:

    DIP14/SOP14/TSSOP14

供应商型号品牌批号封装库存备注价格
24+
4
询价
ST
24+
SMD
20000
一级代理原装现货假一罚十
询价
ST/TI
25+23+
TO-220
25716
绝对原装正品全新进口深圳现货
询价
ST/意法
24+
DIP
300
大批量供应优势库存热卖
询价
ST/意法
23+
DIP
8215
原厂原装
询价
HLF/洪利发
23+
DIPSOP
35000
询价
TI(德州仪器)
24+
NA/
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
HLF/洪利发
24+
NA/
38250
原装现货,当天可交货,原型号开票
询价
PHI/ST/TI
23+
DIP/SOP
7300
专注配单,只做原装进口现货
询价
HLF/洪利发
24+
DIPSOP
60000
全新原装现货
询价
更多CD4012供应商 更新时间2025-12-24 16:30:00