| 型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
|---|---|---|---|---|
Dual 2-to-4 line decoder/demultiplexer GENERAL DESCRIPTION The 74HC/HCT139 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard no. 7A. The 74HC/HCT139 are high-speed, dual 2-to-4 line decoder/multiplexers. This device has two independent dec 文件:44.7 Kbytes 页数:7 Pages | PHI PHI | PHI | ||
Dual 2-to-4 line decoder/demultiplexer General description The 74HC139; 74HCT139 decodes two binary weighted address inputs (nA0, nA1) to four mutually exclusive outputs (nY0 to nY3). Each decoder features an enable input (nE). When nE is HIGH all outputs are forced HIGH. The enable input can be used as the data input for a 1-to-4 文件:156.99 Kbytes 页数:17 Pages | 恩XP | 恩XP | ||
Dual 2-to-4 line decoder/demultiplexer 1. General description The 74HC139-Q100; 74HCT139-Q100 decodes two binary weighted address inputs (nA0, nA1) to four mutually exclusive outputs (nY0 to nY3). Each decoder features an enable input (nE). When nE is HIGH all outputs are forced HIGH. The enable input can be used as the data input f 文件:242.51 Kbytes 页数:13 Pages | NEXPERIA 安世 | NEXPERIA | ||
Dual 2-to-4 line decoder/demultiplexer GENERAL DESCRIPTION The 74HC/HCT139 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard no. 7A. The 74HC/HCT139 are high-speed, dual 2-to-4 line decoder/multiplexers. This device has two independent dec 文件:44.7 Kbytes 页数:7 Pages | PHI PHI | PHI | ||
Dual 2-to-4 line decoder/demultiplexer General description The 74HC139; 74HCT139 decodes two binary weighted address inputs (nA0, nA1) to four mutually exclusive outputs (nY0 to nY3). Each decoder features an enable input (nE). When nE is HIGH all outputs are forced HIGH. The enable input can be used as the data input for a 1-to-4 文件:156.99 Kbytes 页数:17 Pages | 恩XP | 恩XP | ||
Dual 2-to-4 line decoder/demultiplexer 1. General description The 74HC139; 74HCT139 decodes two binary weighted address inputs (nA0, nA1) to four mutually exclusive outputs (nY0 to nY3). Each decoder features an enable input (nE). When nE is HIGH all outputs are forced HIGH. The enable input can be used as the data input for a 1-to- 文件:243.29 Kbytes 页数:13 Pages | NEXPERIA 安世 | NEXPERIA | ||
Dual 2-to-4 line decoder/demultiplexer GENERAL DESCRIPTION The 74HC/HCT139 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard no. 7A. The 74HC/HCT139 are high-speed, dual 2-to-4 line decoder/multiplexers. This device has two independent dec 文件:44.7 Kbytes 页数:7 Pages | PHI PHI | PHI | ||
Dual 2-to-4 line decoder/demultiplexer 1. General description The 74HC139-Q100; 74HCT139-Q100 decodes two binary weighted address inputs (nA0, nA1) to four mutually exclusive outputs (nY0 to nY3). Each decoder features an enable input (nE). When nE is HIGH all outputs are forced HIGH. The enable input can be used as the data input f 文件:242.51 Kbytes 页数:13 Pages | NEXPERIA 安世 | NEXPERIA | ||
Dual 2-to-4 line decoder/demultiplexer 1. General description The 74HC139-Q100; 74HCT139-Q100 decodes two binary weighted address inputs (nA0, nA1) to four mutually exclusive outputs (nY0 to nY3). Each decoder features an enable input (nE). When nE is HIGH all outputs are forced HIGH. The enable input can be used as the data input f 文件:242.51 Kbytes 页数:13 Pages | NEXPERIA 安世 | NEXPERIA | ||
Hex inverting Schmitt trigger 1. General description The 74HC14; 74HCT14 is a hex inverter with Schmitt-trigger inputs. This device features reduced input threshold levels to allow interfacing to TTL logic levels. Inputs also include clamp diodes, this enables the use of current limiting resistors to interface inputs to vol 文件:268.5 Kbytes 页数:16 Pages | NEXPERIA 安世 | NEXPERIA |
技术参数
- Family:
HCT
- VCC Min:
4.5 V
- VCC Max:
5.5 V
- tpd max @ (1.5V):
- ns
- tpd max @ (1.8V):
- ns
- tpd max @ (2.5V):
- ns
- tpd max @ (3.3V):
- ns
- tpd max @ (5.0V):
22 ns
- Input/ Output Current:
4
- Function/ Description:
QUAD 2 Input NAND Gate
- Output Type:
Push-Pull
- Packages:
SO-14/TSSOP-14
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
恩XP |
24+ |
SOIC-14 |
25000 |
一级专营品牌全新原装热卖 |
询价 | ||
ph |
24+ |
N/A |
6980 |
原装现货,可开13%税票 |
询价 | ||
美国TI |
24+ |
SOP14
|
2000 |
询价 | |||
PHI |
16+ |
盘 |
8000 |
原装现货请来电咨询 |
询价 | ||
Nexperia |
22+ |
5000 |
原装现货 支持实单 |
询价 | |||
Nexperia |
23+/22+ |
712 |
原装进口订货7-10个工作日 |
询价 | |||
恩XP |
13+ |
bustransceiver |
3962 |
原装分销 |
询价 | ||
ON(安森美) |
23+ |
NA |
20094 |
原装正品 可支持验货,欢迎咨询 |
询价 | ||
Nexperia |
ROHS/NEW. |
原封ORIGIANL |
30050 |
原装,元器件供应/半导体 |
询价 | ||
恩XP |
17+ |
TSSOP-14 |
3350 |
硬核芯力 只做原装 现货实单来谈 |
询价 |
相关规格书
更多- AIP5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
相关库存
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074

