首页 >74HCT>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HCT11

Triple 3-input AND gate

GENERAL DESCRIPTION The 74HC/HCT11 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT11 provide the 3-input AND function. FEATURES • Output capability: standard • ICC categor

文件:33.63 Kbytes 页数:5 Pages

PHI

PHI

PHI

74HCT11

Triple 3-input AND gate

General description The 74HC11; 74HCT11 are high-speed Si-gate CMOS devices that comply with JEDEC standard no. 7A. They are pin compatible with Low-power Schottky TTL (LSTTL). The 74HC11; 74HCT11 provides a triple 3-input AND function. Features ■ Input levels: ◆ For 74HC11: CMOS level

文件:327.04 Kbytes 页数:15 Pages

恩XP

恩XP

74HCT11

Triple 3-input AND gate

1. General description The 74HC11; 74HCT11 is a triple 3-input AND gate. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC. 2. Features and benefits • Wide supply voltage range from 2.0 to 6.0 V • CMOS low power di

文件:229.08 Kbytes 页数:11 Pages

NEXPERIA

安世

74HCT112

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

PHI

PHI

74HCT112

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

文件:267.28 Kbytes 页数:16 Pages

NEXPERIA

安世

74HCT112D

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

文件:267.28 Kbytes 页数:16 Pages

NEXPERIA

安世

74HCT112D

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

PHI

PHI

74HCT112DB

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

PHI

PHI

74HCT112N

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

PHI

PHI

74HCT112PW

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

PHI

PHI

技术参数

  • Family:

    HCT

  • VCC Min:

    4.5 V

  • VCC Max:

    5.5 V

  • tpd max @ (1.5V):

    - ns

  • tpd max @ (1.8V):

    - ns

  • tpd max @ (2.5V):

    - ns

  • tpd max @ (3.3V):

    - ns

  • tpd max @ (5.0V):

    22 ns

  • Input/ Output Current:

    4

  • Function/ Description:

    QUAD 2 Input NAND Gate

  • Output Type:

    Push-Pull

  • Packages:

    SO-14/TSSOP-14

供应商型号品牌批号封装库存备注价格
25+
SOP20
18000
原厂直接发货进口原装
询价
恩XP
23+
SOP7.2
6200
绝对全新原装!优势供货渠道!特价!请放心订购!
询价
恩XP
15+
SOP-16
11560
全新原装,现货库存,长期供应
询价
恩XP
06+
SO14
2000
原装现货价格有优势量大可以发货
询价
PHI
16+
8000
原装现货请来电咨询
询价
PHI
24+
SOP
5
原装现货假一罚十
询价
恩XP
2016+
DIP
3000
只做原装,假一罚十,公司可开17%增值税发票!
询价
恩XP
13+
bustransceiver
3962
原装分销
询价
ON
23+
SOP
12013
原装正品,假一罚十
询价
恩XP
25+
SOP14
841
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
更多74HCT供应商 更新时间2026-1-17 16:18:00