首页 >74HCT112D>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HCT112D

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

飞利浦

PHI

74HCT112D

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

文件:267.28 Kbytes 页数:16 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT112DB

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

飞利浦

PHI

74HCT112D

Dual JK flip-flop with set and reset; negative-edge trigger

The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. T • Input levels:• For 74HC112: CMOS level\n• For 74HCT112: TTL level\n\n• Asynchronous set and reset\n• Specified in compliance with JEDEC standard no. 7A\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Multiple package options\n• Specified from -40 °C to +8;

Nexperia

安世

74HCT112DB

74HCT112DB - dual JK flip-flop with set and reset; negative-edge trigger

dual JK flip-flop with set and reset; negative-edge trigger - The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous act ·Input levels:·For 74HC112: CMOS level\n·For 74HCT112: TTL level;

Nexperia

安世

74HCT112D-Q100

Dual JK flip-flop with set and reset; negative-edge trigger

The 74HC112-Q100; 74HCT112-Q100 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the cloc

Nexperia

安世

74HCT112D,653

Package:16-SOIC(0.154",3.90mm 宽);包装:卷带(TR) 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF JK TYPE DUAL 1BIT 16SO

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT112DB,112

Package:16-SSOP(0.209",5.30mm 宽);包装:管件 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF JK TYPE DUAL 1BIT 16SSOP

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT112DB,118

Package:16-SSOP(0.209",5.30mm 宽);包装:管件 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF JK TYPE DUAL 1BIT 16SSOP

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

技术参数

  • VCC (V):

    4.5 - 5.5

  • Logic switching levels:

    TTL

  • Output drive capability (mA):

    ± 4

  • tpd (ns):

    19

  • fmax (MHz):

    70

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    75

  • Ψth(j-top) (K/W):

    1.7

  • Rth(j-c) (K/W):

    33

  • Package name:

    SO16

供应商型号品牌批号封装库存备注价格
恩XP
24+
SOP
3580
原装现货/15年行业经验欢迎询价
询价
PHI
2021+
SOP16
9000
原装现货,随时欢迎询价
询价
恩XP
2024
SOP16
13500
16余年资质 绝对原盒原盘代理渠道 更多数量
询价
NEXPERIA
22+
原厂
32000
询价
24+
5000
公司存货
询价
PHI
05+
原厂原装
5001
只做全新原装真实现货供应
询价
PHIL
24+/25+
100
原装正品现货库存价优
询价
ph
24+
N/A
6980
原装现货,可开13%税票
询价
PHI
25+23+
SOP16
66795
绝对原装正品现货,全新深圳原装进口现货
询价
恩XP
18+
SOP16
85600
保证进口原装可开17%增值税发票
询价
更多74HCT112D供应商 更新时间2025-10-12 13:36:00