首页 >74HCT>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HCT10

Triple 3-input NAND gate

1. General description The 74HC10; 74HCT10 is a triple 3-input NAND gate. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC. 2. Features and benefits • Complies with JEDEC standard JESD7A • Input levels: • For74HC10

文件:224.64 Kbytes 页数:11 Pages

NEXPERIA

安世

74HCT107

Dual JK flip-flop with reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc

文件:53.67 Kbytes 页数:7 Pages

PHI

PHI

PHI

74HCT107

Dual JK flip-flop with reset; negative-edge trigger

1. General description The 74HC107; 74HCT107 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock input. The J

文件:259.73 Kbytes 页数:15 Pages

NEXPERIA

安世

74HCT107D

Dual JK flip-flop with reset; negative-edge trigger

1. General description The 74HC107; 74HCT107 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock input. The J

文件:259.73 Kbytes 页数:15 Pages

NEXPERIA

安世

74HCT107D

Dual JK flip-flop with reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc

文件:53.67 Kbytes 页数:7 Pages

PHI

PHI

PHI

74HCT107DB

Dual JK flip-flop with reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc

文件:53.67 Kbytes 页数:7 Pages

PHI

PHI

PHI

74HCT107D-Q100

Dual JK flip-flop with reset; negative-edge trigger

1. General description The 74HC107-Q100; 74HCT107-Q100 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock inp

文件:259.39 Kbytes 页数:15 Pages

NEXPERIA

安世

74HCT107N

Dual JK flip-flop with reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc

文件:53.67 Kbytes 页数:7 Pages

PHI

PHI

PHI

74HCT107PW

Dual JK flip-flop with reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc

文件:53.67 Kbytes 页数:7 Pages

PHI

PHI

PHI

74HCT107-Q100

Dual JK flip-flop with reset; negative-edge trigger

1. General description The 74HC107-Q100; 74HCT107-Q100 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock inp

文件:259.39 Kbytes 页数:15 Pages

NEXPERIA

安世

技术参数

  • Family:

    HCT

  • VCC Min:

    4.5 V

  • VCC Max:

    5.5 V

  • tpd max @ (1.5V):

    - ns

  • tpd max @ (1.8V):

    - ns

  • tpd max @ (2.5V):

    - ns

  • tpd max @ (3.3V):

    - ns

  • tpd max @ (5.0V):

    22 ns

  • Input/ Output Current:

    4

  • Function/ Description:

    QUAD 2 Input NAND Gate

  • Output Type:

    Push-Pull

  • Packages:

    SO-14/TSSOP-14

供应商型号品牌批号封装库存备注价格
25+
SOP20
18000
原厂直接发货进口原装
询价
恩XP
23+
SOP7.2
6200
绝对全新原装!优势供货渠道!特价!请放心订购!
询价
恩XP
15+
SOP-16
11560
全新原装,现货库存,长期供应
询价
恩XP
06+
SO14
2000
原装现货价格有优势量大可以发货
询价
PHI
16+
8000
原装现货请来电咨询
询价
PHI
24+
SOP
5
原装现货假一罚十
询价
恩XP
2016+
DIP
3000
只做原装,假一罚十,公司可开17%增值税发票!
询价
恩XP
13+
bustransceiver
3962
原装分销
询价
ON
23+
SOP
12013
原装正品,假一罚十
询价
恩XP
25+
SOP14
841
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
更多74HCT供应商 更新时间2026-1-17 16:18:00