| 型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
|---|---|---|---|---|
Triple 3-input NAND gate 1. General description The 74HC10; 74HCT10 is a triple 3-input NAND gate. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC. 2. Features and benefits • Complies with JEDEC standard JESD7A • Input levels: • For74HC10 文件:224.64 Kbytes 页数:11 Pages | NEXPERIA 安世 | NEXPERIA | ||
Dual JK flip-flop with reset; negative-edge trigger GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc 文件:53.67 Kbytes 页数:7 Pages | PHI PHI | PHI | ||
Dual JK flip-flop with reset; negative-edge trigger 1. General description The 74HC107; 74HCT107 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock input. The J 文件:259.73 Kbytes 页数:15 Pages | NEXPERIA 安世 | NEXPERIA | ||
Dual JK flip-flop with reset; negative-edge trigger 1. General description The 74HC107; 74HCT107 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock input. The J 文件:259.73 Kbytes 页数:15 Pages | NEXPERIA 安世 | NEXPERIA | ||
Dual JK flip-flop with reset; negative-edge trigger GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc 文件:53.67 Kbytes 页数:7 Pages | PHI PHI | PHI | ||
Dual JK flip-flop with reset; negative-edge trigger GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc 文件:53.67 Kbytes 页数:7 Pages | PHI PHI | PHI | ||
Dual JK flip-flop with reset; negative-edge trigger 1. General description The 74HC107-Q100; 74HCT107-Q100 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock inp 文件:259.39 Kbytes 页数:15 Pages | NEXPERIA 安世 | NEXPERIA | ||
Dual JK flip-flop with reset; negative-edge trigger GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc 文件:53.67 Kbytes 页数:7 Pages | PHI PHI | PHI | ||
Dual JK flip-flop with reset; negative-edge trigger GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc 文件:53.67 Kbytes 页数:7 Pages | PHI PHI | PHI | ||
Dual JK flip-flop with reset; negative-edge trigger 1. General description The 74HC107-Q100; 74HCT107-Q100 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock inp 文件:259.39 Kbytes 页数:15 Pages | NEXPERIA 安世 | NEXPERIA |
技术参数
- Family:
HCT
- VCC Min:
4.5 V
- VCC Max:
5.5 V
- tpd max @ (1.5V):
- ns
- tpd max @ (1.8V):
- ns
- tpd max @ (2.5V):
- ns
- tpd max @ (3.3V):
- ns
- tpd max @ (5.0V):
22 ns
- Input/ Output Current:
4
- Function/ Description:
QUAD 2 Input NAND Gate
- Output Type:
Push-Pull
- Packages:
SO-14/TSSOP-14
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
25+ |
SOP20 |
18000 |
原厂直接发货进口原装 |
询价 | |||
恩XP |
23+ |
SOP7.2 |
6200 |
绝对全新原装!优势供货渠道!特价!请放心订购! |
询价 | ||
恩XP |
15+ |
SOP-16 |
11560 |
全新原装,现货库存,长期供应 |
询价 | ||
恩XP |
06+ |
SO14 |
2000 |
原装现货价格有优势量大可以发货 |
询价 | ||
PHI |
16+ |
盘 |
8000 |
原装现货请来电咨询 |
询价 | ||
PHI |
24+ |
SOP |
5 |
原装现货假一罚十 |
询价 | ||
恩XP |
2016+ |
DIP |
3000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
恩XP |
13+ |
bustransceiver |
3962 |
原装分销 |
询价 | ||
ON |
23+ |
SOP |
12013 |
原装正品,假一罚十 |
询价 | ||
恩XP |
25+ |
SOP14 |
841 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 |
相关规格书
更多- AIP5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
相关库存
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074

