首页 >74HCT>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HCT109

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

文件:65.67 Kbytes 页数:9 Pages

PHI

PHI

PHI

74HCT109

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

文件:271.64 Kbytes 页数:16 Pages

NEXPERIA

安世

74HCT109D

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

文件:271.64 Kbytes 页数:16 Pages

NEXPERIA

安世

74HCT109D

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

文件:65.67 Kbytes 页数:9 Pages

PHI

PHI

PHI

74HCT109DB

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

文件:65.67 Kbytes 页数:9 Pages

PHI

PHI

PHI

74HCT109D-Q100

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109-Q100; 74HCT109-Q100 is a dual positive edge triggered JK flip-flop featuring individual nJ and nK inputs. It has clock (nCP) inputs, set (nSD) and reset (nRD) inputs and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and

文件:257.709 Kbytes 页数:16 Pages

NEXPERIA

安世

74HCT109N

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

文件:65.67 Kbytes 页数:9 Pages

PHI

PHI

PHI

74HCT109PW

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

文件:271.64 Kbytes 页数:16 Pages

NEXPERIA

安世

74HCT109PW

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

文件:65.67 Kbytes 页数:9 Pages

PHI

PHI

PHI

74HCT109PW-Q100

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109-Q100; 74HCT109-Q100 is a dual positive edge triggered JK flip-flop featuring individual nJ and nK inputs. It has clock (nCP) inputs, set (nSD) and reset (nRD) inputs and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and

文件:257.709 Kbytes 页数:16 Pages

NEXPERIA

安世

技术参数

  • Family:

    HCT

  • VCC Min:

    4.5 V

  • VCC Max:

    5.5 V

  • tpd max @ (1.5V):

    - ns

  • tpd max @ (1.8V):

    - ns

  • tpd max @ (2.5V):

    - ns

  • tpd max @ (3.3V):

    - ns

  • tpd max @ (5.0V):

    22 ns

  • Input/ Output Current:

    4

  • Function/ Description:

    QUAD 2 Input NAND Gate

  • Output Type:

    Push-Pull

  • Packages:

    SO-14/TSSOP-14

供应商型号品牌批号封装库存备注价格
PHI
16+
8000
原装现货请来电咨询
询价
ON(安森美)
23+
NA
20094
原装正品 可支持验货,欢迎咨询
询价
恩XP
24+
SOIC-14
25000
一级专营品牌全新原装热卖
询价
TI/德州仪器
23+
SOP
50000
全新原装正品现货,支持订货
询价
美国TI
24+
SOP14
2000
询价
恩XP
2023+
TSSOP-14
5000
进口原装现货
询价
Nexperia
23+/22+
712
原装进口订货7-10个工作日
询价
恩XP
22+
SO16
3000
十七年VIP会员,诚信经营,一手货源,原装正品可零售!
询价
NEXPERIA
23+
SMD
880000
明嘉莱只做原装正品现货
询价
恩XP
24+
NA
80000
只做自己库存 全新原装进口正品假一赔百 可开13%增
询价
更多74HCT供应商 更新时间2026-1-17 10:01:00