| 型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
|---|---|---|---|---|
74HCT109D | Dual JK flip-flop with set and reset; positive-edge-trigger 1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of 文件:271.64 Kbytes 页数:16 Pages | NEXPERIA 安世 | NEXPERIA | |
74HCT109D | Dual JK flip-flop with set and reset; positive-edge trigger GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP) 文件:65.67 Kbytes 页数:9 Pages | PHI 飞利浦 | PHI | |
Dual JK flip-flop with set and reset; positive-edge trigger GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP) 文件:65.67 Kbytes 页数:9 Pages | PHI 飞利浦 | PHI | ||
Dual JK flip-flop with set and reset; positive-edge-trigger 1. General description The 74HC109-Q100; 74HCT109-Q100 is a dual positive edge triggered JK flip-flop featuring individual nJ and nK inputs. It has clock (nCP) inputs, set (nSD) and reset (nRD) inputs and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and 文件:257.709 Kbytes 页数:16 Pages | NEXPERIA 安世 | NEXPERIA | ||
Dual JK flip-flop with set and reset; positive-edge-trigger 文件:799.3 Kbytes 页数:17 Pages | NEXPERIA 安世 | NEXPERIA | ||
74HCT109D | Dual JK flip-flop with set and reset; positive-edge-trigger The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual nJ and nK inputs. It has clock (nCP) inputs, set (nSD) and reset (nRD) inputs and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock i • Input levels:• For 74HC109: CMOS level\n• For 74HCT109: TTL level\n\n• J and K inputs for easy D-type flip-flop\n• Toggle flip-flop or \"do nothing\" mode\n• Specified in compliance with JEDEC standard no. 7A\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n; | Nexperia 安世 | Nexperia | |
Dual JK flip-flop with set and reset; positive-edge-trigger The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual nJ and nK inputs. It has clock (nCP) inputs, set (nSD) and reset (nRD) inputs and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock i • Input levels:• For 74HC109: CMOS level\n• For 74HCT109: TTL level\n\n• J and K inputs for easy D-type flip-flop\n• Toggle flip-flop or \"do nothing\" mode\n• Specified in compliance with JEDEC standard no. 7A\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n; | Nexperia 安世 | Nexperia | ||
Dual JK flip-flop with set and reset; positive-edge-trigger The 74HC109-Q100; 74HCT109-Q100 is a dual positive edge triggered JK flip-flop featuring individual nJ and nK inputs. It has clock (nCP) inputs, set (nSD) and reset (nRD) inputs and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of t • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n\n• Input levels:• For 74HC109-Q100: CMOS level\n• For 74HCT109-Q100: TTL level\n\n• J and K inputs for easy D-type flip-flop\n• Toggle flip-flop or \"do nothing\" mo; | Nexperia 安世 | Nexperia | ||
Package:16-SOIC(0.154",3.90mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF JK TYPE DUAL 1BIT 16SO | Nexperia USA Inc. | Nexperia USA Inc. | ||
Package:16-SSOP(0.209",5.30mm 宽);包装:管件 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF JK TYPE DUAL 1BIT 16SSOP | Nexperia USA Inc. | Nexperia USA Inc. |
技术参数
- VCC (V):
4.5 - 5.5
- Logic switching levels:
TTL
- Output drive capability (mA):
± 4
- tpd (ns):
17
- fmax (MHz):
61
- Power dissipation considerations:
low
- Tamb (°C):
-40~125
- Rth(j-a) (K/W):
86
- Ψth(j-top) (K/W):
6.6
- Rth(j-c) (K/W):
44
- Package name:
SO16
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
ph |
24+ |
N/A |
6980 |
原装现货,可开13%税票 |
询价 | ||
PHI |
24+ |
SOP |
16 |
询价 | |||
PHI |
25+ |
SOP |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 | ||
PHI |
23+ |
SMD-SO16 |
9856 |
原装正品,假一罚百! |
询价 | ||
PHI |
25+ |
SOP16 |
30000 |
原装现货,假一赔十. |
询价 | ||
PHI |
23+ |
SOP16 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
恩XP |
25+ |
SOP |
3200 |
全新原装、诚信经营、公司现货销售 |
询价 | ||
恩XP |
25+ |
500000 |
行业低价,代理渠道 |
询价 | |||
恩XP |
23+ |
标准封装 |
6000 |
正规渠道,只有原装! |
询价 | ||
PHI |
2023+环保现货 |
SOP |
4425 |
专注军工、汽车、医疗、工业等方案配套一站式服务 |
询价 |
相关规格书
更多- AIP5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
相关库存
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074

