| 型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
|---|---|---|---|---|
HD74HC74 | Dual D-type Flip-Flops (with Preset and Clear) Description The flip-flop has independent data, preset, clear, and clock inputs and Q and Q outputs. The logic level present at thte data input is transferred to the output during the positive going transition to the clock pulse. Preset and clear are independent of the clock and accomplished by 文件:58.03 Kbytes 页数:9 Pages | HitachiHitachi Semiconductor 日立日立公司 | Hitachi | |
HD74HC74 | Dual D-type Flip-Flops (with Preset and Clear) Description The flip-flop has independent data, preset, clear, and clock inputs and Q and Q outputs. The logic level present at the data input is transferred to the output during the positive going transition to the clock pulse. Preset and clear are independent of the clock and accomplished by a 文件:108.32 Kbytes 页数:8 Pages | RENESAS 瑞萨 | RENESAS | |
HD74HC74 | Dual D-type Flip-Flops (with Preset and Clear) Description\nThe flip-flop has independent data, preset, clear, and clock inputs and Q and Q outputs. The logic level present at thte data input is transferred to the output during the positive going transition to the clock pulse.\nPreset and clear are independent of the clock and accomplished by a • High Speed Operation: tpd (Clock to Q or Q) = 14 ns typ (CL = 50 pF)\n• High Output Current: Fanout of 10 LSTTL Loads\n• Wide Operating Voltage: VCC = 2 to 6 V\n• Low Input Current: 1 µA max\n• Low Quiescent Supply Current: ICC (static) = 2 µA max (Ta = 25°C); | HITACHI 日立 | HITACHI | |
HD74HC74 | Dual D-type Flip-Flops (with Preset and Clear) Description\nThe flip-flop has independent data, preset, clear, and clock inputs and Q and Q outputs. The logic level present at the data input is transferred to the output during the positive going transition to the clock pulse. Preset and clear are independent of the clock and accomplished by a lo • High Speed Operation: tpd (Clock to Q or Q) = 14 ns typ (CL = 50 pF)\n• High Output Current: Fanout of 10 LSTTL Loads\n• Wide Operating Voltage: VCC = 2 to 6 V\n• Low Input Current: 1 µA max\n• Low Quiescent Supply Current: ICC (static) = 2 µA max (Ta = 25°C); | Renesas 瑞萨 | Renesas | |
Dual D-type Flip-Flops (with Preset and Clear) Description The flip-flop has independent data, preset, clear, and clock inputs and Q and Q outputs. The logic level present at thte data input is transferred to the output during the positive going transition to the clock pulse. Preset and clear are independent of the clock and accomplished by 文件:58.03 Kbytes 页数:9 Pages | HitachiHitachi Semiconductor 日立日立公司 | Hitachi | ||
Dual D-type Flip-Flops (with Preset and Clear) Description The flip-flop has independent data, preset, clear, and clock inputs and Q and Q outputs. The logic level present at the data input is transferred to the output during the positive going transition to the clock pulse. Preset and clear are independent of the clock and accomplished by a 文件:108.32 Kbytes 页数:8 Pages | RENESAS 瑞萨 | RENESAS | ||
Dual D-type Flip-Flops (with Preset and Clear) Description The flip-flop has independent data, preset, clear, and clock inputs and Q and Q outputs. The logic level present at the data input is transferred to the output during the positive going transition to the clock pulse. Preset and clear are independent of the clock and accomplished by a 文件:108.32 Kbytes 页数:8 Pages | RENESAS 瑞萨 | RENESAS | ||
Dual D-type Flip-Flops (with Preset and Clear) Description The flip-flop has independent data, preset, clear, and clock inputs and Q and Q outputs. The logic level present at the data input is transferred to the output during the positive going transition to the clock pulse. Preset and clear are independent of the clock and accomplished by a 文件:108.32 Kbytes 页数:8 Pages | RENESAS 瑞萨 | RENESAS | ||
Dual D-type Flip-Flops (with Preset and Clear) 文件:169.7 Kbytes 页数:10 Pages | RENESAS 瑞萨 | RENESAS | ||
Dual D-type Flip-Flops (with Preset and Clear) 文件:169.7 Kbytes 页数:10 Pages | RENESAS 瑞萨 | RENESAS |
技术参数
- Family.:
HD74HC Series
- Function Gr1:
Latch/Flip-Flop/Register
- Function Gr2:
D type FlipFlop
- Function:
Dual D-type Flip-Flops with Preset and Clear
- Number of Channel:
2
- Topa[Tjopa] (degC) min.:
-40
- Topa[Tjopa] (degC) max.:
85
- Vcc (V) min.:
2
- Vcc (V) max.:
6
- Iout (mA):
±5.2
- Propagation Delay (ns) max.:
34
- Package Type:
SOP
- Production Status:
Non-promotion
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
HIT |
24+ |
SOP-14 |
82 |
询价 | |||
HITACHI |
16+ |
NA |
8800 |
原装现货,货真价优 |
询价 | ||
HIT |
24+ |
原装 |
6980 |
原装现货,可开13%税票 |
询价 | ||
HIT |
25+ |
SOP5.2 |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 | ||
TI/德州仪器 |
21+ |
DIP-14 |
3968 |
百域芯优势 实单必成 可开13点增值税 |
询价 | ||
HIT |
23+ |
SOP5.2mm |
56494 |
##公司主营品牌长期供应100%原装现货可含税提供技术 |
询价 | ||
HITACHI |
2025+ |
SSOP |
3525 |
全新原厂原装产品、公司现货销售 |
询价 | ||
HITACHI |
05+ |
2202 |
优势货源原装正品 |
询价 | |||
HITACHI |
24+ |
8000 |
原装现货,特价销售 |
询价 | |||
HIT |
24+ |
SOP5.2MM |
152 |
只做原装正品现货 欢迎来电查询15919825718 |
询价 |
相关规格书
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074
相关库存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- TL074
- TL074
- TL074

