首页 >74HCT10>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HCT107-Q100

Dual JK flip-flop with reset; negative-edge trigger

1. General description The 74HC107-Q100; 74HCT107-Q100 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock inp

文件:259.39 Kbytes 页数:15 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT109

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

文件:65.67 Kbytes 页数:9 Pages

PHI

飞利浦

PHI

74HCT109

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

文件:271.64 Kbytes 页数:16 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT109D

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

文件:271.64 Kbytes 页数:16 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT109D

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

文件:65.67 Kbytes 页数:9 Pages

PHI

飞利浦

PHI

74HCT109DB

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

文件:65.67 Kbytes 页数:9 Pages

PHI

飞利浦

PHI

74HCT109D-Q100

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109-Q100; 74HCT109-Q100 is a dual positive edge triggered JK flip-flop featuring individual nJ and nK inputs. It has clock (nCP) inputs, set (nSD) and reset (nRD) inputs and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and

文件:257.709 Kbytes 页数:16 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT109N

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

文件:65.67 Kbytes 页数:9 Pages

PHI

飞利浦

PHI

74HCT109PW

Dual JK flip-flop with set and reset; positive-edge-trigger

1. General description The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of

文件:271.64 Kbytes 页数:16 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HCT109PW

Dual JK flip-flop with set and reset; positive-edge trigger

GENERAL DESCRIPTION The 74HC/HCT109 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT109 are dual positive-edge triggered, JK flip-flops with individual J, K inputs, clock (CP)

文件:65.67 Kbytes 页数:9 Pages

PHI

飞利浦

PHI

技术参数

  • VCC (V):

    4.5 - 5.5

  • Logic switching levels:

    TTL

  • Output drive capability (mA):

    ± 4

  • tpd (ns):

    16

  • fmax (MHz):

    73

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    87

  • Ψth(j-top) (K/W):

    6.5

  • Rth(j-c) (K/W):

    45

  • Package name:

    SO14

供应商型号品牌批号封装库存备注价格
PHIL
24+/25+
2151
原装正品现货库存价优
询价
HAR
24+
SOP
178
询价
PHI
25+
3.9
2987
只售原装自家现货!诚信经营!欢迎来电!
询价
STM
23+
SMD-SO14
9856
原装正品,假一罚百!
询价
ST
23+
SO14
30000
代理全新原装现货,价格优势
询价
PHI
2023+环保现货
SSOP
4425
专注军工、汽车、医疗、工业等方案配套一站式服务
询价
PHI
23+
3.9mm
3880
正品原装货价格低
询价
恩XP
2016+
DIP
3605
只做原装,假一罚十,公司可开17%增值税发票!
询价
HAR
05+
原厂原装
10051
只做全新原装真实现货供应
询价
ph
24+
N/A
6980
原装现货,可开13%税票
询价
更多74HCT10供应商 更新时间2025-10-4 14:30:00