首页 >74HC173>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HC173

Quad D-type flip-flop; positive-edge trigger; 3-state

1. General description The 74HC173; 74HCT173 is a quad positive-edge triggered D-type flip-flop. The device features clock (CP), master reset (MR), two input enable (E1, E2) and two output enable (OE1, OE2) inputs. When the input enables are LOW, the outputs Qn will assume the state of their co

文件:275.22 Kbytes 页数:17 Pages

NEXPERIA

安世

74HC173

Quad D-type flip-flop; positive-edge trigger; 3-state

GENERAL DESCRIPTION The 74HC/HCT173 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT173 are 4-bit parallel load registers with clock enable control, 3-state buffered outputs (

文件:69.04 Kbytes 页数:10 Pages

PHI

PHI

PHI

74HC173D

Quad D-type flip-flop; positive-edge trigger; 3-state

GENERAL DESCRIPTION The 74HC/HCT173 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT173 are 4-bit parallel load registers with clock enable control, 3-state buffered outputs (

文件:46.45 Kbytes 页数:3 Pages

PHI

PHI

PHI

74HC173D

Quad D-type flip-flop; positive-edge trigger; 3-state

1. General description The 74HC173; 74HCT173 is a quad positive-edge triggered D-type flip-flop. The device features clock (CP), master reset (MR), two input enable (E1, E2) and two output enable (OE1, OE2) inputs. When the input enables are LOW, the outputs Qn will assume the state of their co

文件:275.22 Kbytes 页数:17 Pages

NEXPERIA

安世

74HC173N

Quad D-type flip-flop; positive-edge trigger; 3-state

GENERAL DESCRIPTION The 74HC/HCT173 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT173 are 4-bit parallel load registers with clock enable control, 3-state buffered outputs (

文件:69.04 Kbytes 页数:10 Pages

PHI

PHI

PHI

74HC173PW

Quad D-type flip-flop; positive-edge trigger; 3-state

1. General description The 74HC173; 74HCT173 is a quad positive-edge triggered D-type flip-flop. The device features clock (CP), master reset (MR), two input enable (E1, E2) and two output enable (OE1, OE2) inputs. When the input enables are LOW, the outputs Qn will assume the state of their co

文件:275.22 Kbytes 页数:17 Pages

NEXPERIA

安世

74HC173DB

74HC173DB - Quad D-type flip-flop; positive-edge trigger; 3-state

Quad D-type flip-flop; positive-edge trigger; 3-state - The 74HC173; 74HCT173 is a quad positive-edge triggered D-type flip-flop. The device features clock (CP), master reset (MR), two input enable (E1, E2) and two output enable (OE1, OE2) inputs. When the input enables are LOW, the outputs Qn will ·Complies with JEDEC standard no. 7A\n·Input levels:·For 74HC173: CMOS level\n·For 74HCT173: TTL level;

Nexperia

安世

74HC173D-Q100

Quad D-type flip-flop; positive-edge trigger; 3-state

The 74HC173-Q100; 74HCT173-Q100 is a quad positive-edge triggered D-type flip-flop. The device features clock (CP), master reset (MR), two input enable (E1, E2) and two output enable (OE1, OE2) inputs. When the input enables are LOW, the outputs Qn will assume the state of their corresponding Dn inp

Nexperia

安世

74HC173PW

Quad D-type flip-flop; positive-edge trigger; 3-state

The 74HC173; 74HCT173 is a quad positive-edge triggered D-type flip-flop. The device features clock (CP), master reset (MR), two input enable (E1, E2) and two output enable (OE1, OE2) inputs. When the input enables are LOW, the outputs Qn will assume the state of their corresponding Dn inputs that m • Complies with JEDEC standard no. 7A\n• Input levels:• For 74HC173: CMOS level\n• For 74HCT173: TTL level\n\n• Gated input enable for hold (do nothing) mode\n• Gated output enable control mode\n• Edge-triggered D-type register\n• Asynchronous master reset\n• ESD protection:• HBM JESD22-A114F exceed;

Nexperia

安世

74HC173D,653

Package:16-SOIC(0.154",3.90mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 功能:主复位 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE SNGL 4BIT 16SO

Nexperia USA Inc.

Nexperia USA Inc.

技术参数

  • VCC (V):

    2.0 - 6.0

  • Logic switching levels:

    CMOS

  • Output drive capability (mA):

    ± 7.8

  • tpd (ns):

    17

  • fmax (MHz):

    88

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    72

  • Ψth(j-top) (K/W):

    1.0

  • Rth(j-c) (K/W):

    30

  • Package name:

    SO16

供应商型号品牌批号封装库存备注价格
HARRIS/哈里斯
25+
DIP-16
32360
HARRIS/哈里斯全新特价74HC173即刻询购立享优惠#长期有货
询价
HAR
24+
SOP
1300
询价
PHI
24+
TSSOP16
25843
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
PHI
25+
TSSOP16
9487
⊙⊙新加坡大量现货库存,深圳常备现货!欢迎查询!⊙
询价
PHI
00+
TSSOP16
66
全新原装100真实现货供应
询价
PHI
25+
TSSOP16
2987
只售原装自家现货!诚信经营!欢迎来电!
询价
HAR
25+23+
DIP-16
33729
绝对原装正品全新进口深圳现货
询价
HAR
20+
DIP-16
11520
特价全新原装公司现货
询价
PHI
24+
TSSOP16
6540
原装现货/欢迎来电咨询
询价
MOTOROLA/摩托罗拉
2447
SOP3.9
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
更多74HC173供应商 更新时间2026-1-17 9:04:00