型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
---|---|---|---|---|
Dual J-K negative edge-triggered flip-flops without reset DESCRIPTION The 74F113, dual negative edge-triggered JK-type flip-flop, features individual J, K, clock (CP), set (SD) inputs, true and complementary outputs. The asynchronous SD input, when low, forces the outputs to the steady state levels as shown in the function table regardless of the level 文件:81.65 Kbytes 页数:10 Pages | PHI 飞利浦 | PHI | ||
Dual JK Negative Edge-Triggered Flip-Flop General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be changed when the clock pulse is HIGH and the flipflop will perform according to the Truth Table as lo 文件:59.83 Kbytes 页数:6 Pages | FairchildFairchild Semiconductor 仙童半导体飞兆/仙童半导体公司 | Fairchild | ||
Dual JK Negative Edge-Triggered Flip-Flop General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be changed when the clock pulse is HIGH and the flipflop will perform according to the Truth Table as lo 文件:59.83 Kbytes 页数:6 Pages | FairchildFairchild Semiconductor 仙童半导体飞兆/仙童半导体公司 | Fairchild | ||
Dual JK Negative Edge-Triggered Flip-Flop General Description The 74F113 offers individual J, K, Set and Clock inputs. When the clock goes HIGH the inputs are enabled and data may be entered. The logic level of the J and K inputs may be changed when the clock pulse is HIGH and the flipflop will perform according to the Truth Table as lo 文件:59.83 Kbytes 页数:6 Pages | FairchildFairchild Semiconductor 仙童半导体飞兆/仙童半导体公司 | Fairchild | ||
Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears General Description The 74F114 contains two high-speed JK flip-flops with common Clock and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Trig gering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inp 文件:55.22 Kbytes 页数:6 Pages | FairchildFairchild Semiconductor 仙童半导体飞兆/仙童半导体公司 | Fairchild | ||
Dual J-K negative edge-triggered flip-flop with common clock and reset DESCRIPTION The 74F114, Dual Negative edge-triggered JK-Type Flip-Flop with common clock and reset inputs, features individual J, K, Clock (CP), Set (SD) and Reset (RD) inputs, true and complementary outputs. The SD and RD inputs, when Low, set or reset the outputs as shown in the Function Table 文件:51.33 Kbytes 页数:6 Pages | PHI 飞利浦 | PHI | ||
Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears General Description The 74F114 contains two high-speed JK flip-flops with common Clock and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Trig gering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inp 文件:55.22 Kbytes 页数:6 Pages | FairchildFairchild Semiconductor 仙童半导体飞兆/仙童半导体公司 | Fairchild | ||
Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears General Description The 74F114 contains two high-speed JK flip-flops with common Clock and Clear inputs. Synchronous state changes are initiated by the falling edge of the clock. Trig gering occurs at a voltage level of the clock and is not directly related to the transition time. The J and K inp 文件:55.22 Kbytes 页数:6 Pages | FairchildFairchild Semiconductor 仙童半导体飞兆/仙童半导体公司 | Fairchild | ||
Triple 3-Input AND Gate General Description This device contains three independent gates, each of which performs the logic AND function. 文件:48.32 Kbytes 页数:4 Pages | FairchildFairchild Semiconductor 仙童半导体飞兆/仙童半导体公司 | Fairchild | ||
Triple 3-Input AND Gate General Description This device contains three independent gates, each of which performs the logic AND function. 文件:179.5 Kbytes 页数:6 Pages | FairchildFairchild Semiconductor 仙童半导体飞兆/仙童半导体公司 | Fairchild |
技术参数
- 电路数:
3
- 输入数:
3
- 电压 - 电源:
4.5 V ~ 5.5 V
- 电流 - 输出高,低:
1mA,20mA
- 逻辑电平 - 低:
0.8V
- 逻辑电平 - 高:
2V
- 不同 V,最大 CL 时的最大传播延迟:
5.6ns @ 5V,50pF
- 工作温度:
0°C ~ 70°C
- 安装类型:
表面贴装
- 供应商器件封装:
14-SOP
- 封装/外壳:
14-SOIC(0.209\,5.30mm 宽)
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
FSC |
2024 |
SOP |
58209 |
16余年资质 绝对原盒原盘代理渠道 更多数量 |
询价 | ||
FSC |
25+ |
SOP-14 |
18 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
FAIR |
24+/25+ |
204 |
原装正品现货库存价优 |
询价 | |||
NS |
24+ |
SOP5.2 |
6980 |
原装现货,可开13%税票 |
询价 | ||
24+ |
20 |
询价 | |||||
NS |
24+ |
SOP-14 |
25843 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
NS |
90+ |
SOP-14 |
8 |
原装现货海量库存欢迎咨询 |
询价 | ||
TI |
22+ |
SOIC-14/3.9m |
1000 |
全新原装现货!自家库存! |
询价 | ||
TI |
25+ |
SOP3.9 |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 | ||
FSC |
24+ |
DIP-14 |
20000 |
一级代理原装现货假一罚十 |
询价 |
相关规格书
更多- AIP5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
相关库存
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074