型号下载 订购功能描述制造商 上传企业LOGO

LM2904YQ6T

丝印:K4H;Package:DFN8;Low-power dual operational amplifier

Description This circuit consists of two independent, high gain operational amplifiers (op amps) that have frequency compensation implemented internally. They are designed specifically for automotive and industrial control systems. The circuit operates from a single power supply over a wide ra

文件:1.10942 Mbytes 页数:28 Pages

STMICROELECTRONICS

意法半导体

XPH1R104PS

丝印:K4H;Package:SOP;MOSFETs Silicon N-channel MOS

Applications • Automotive • Motor Drivers • Switching Voltage Regulators Features (1) AEC-Q101 qualified (2) Small, thin package (3) Low drain-source on-resistance: RDS(ON) = 0.95 mΩ (typ.) (VGS = 10 V) (4) Low leakage current: IDSS = 10 μA (max) (VDS = 40 V) (5) Enhancement mode: Vth =

文件:597.43 Kbytes 页数:10 Pages

TOSHIBA

东芝

K4H1G0438A-TCA0

128Mb DDR SDRAM

Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 (

文件:669.27 Kbytes 页数:53 Pages

Samsung

三星

K4H1G0438A-TCA2

128Mb DDR SDRAM

Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 (

文件:669.27 Kbytes 页数:53 Pages

Samsung

三星

K4H1G0438A-TCB0

128Mb DDR SDRAM

Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 (

文件:669.27 Kbytes 页数:53 Pages

Samsung

三星

K4H1G0438A-TLA0

128Mb DDR SDRAM

Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 (

文件:669.27 Kbytes 页数:53 Pages

Samsung

三星

K4H1G0438A-TLA2

128Mb DDR SDRAM

Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 (

文件:669.27 Kbytes 页数:53 Pages

Samsung

三星

K4H1G0438A-TLB0

128Mb DDR SDRAM

Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 (

文件:669.27 Kbytes 页数:53 Pages

Samsung

三星

K4H1G0438B-TCA0

128Mb DDR SDRAM

Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 (

文件:669.27 Kbytes 页数:53 Pages

Samsung

三星

K4H1G0438B-TCA2

128Mb DDR SDRAM

Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 (

文件:669.27 Kbytes 页数:53 Pages

Samsung

三星

供应商型号品牌批号封装库存备注价格
TOSHIBA
24+
con
35960
查现货到京北通宇商城
询价
TOSHIBA
24+
con
35960
查现货到京北通宇商城
询价
TOSHIBA
2025+
12420
询价
24+
N/A
57000
一级代理-主营优势-实惠价格-不悔选择
询价
ROHM/罗姆
2511
DFN5X6-8
360000
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价
询价
3000
原装现货
询价
TOSHIBA
两年内
NA
200
实单价格可谈
询价
XMULTIPLE
2447
RJ45
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
更多K4H供应商 更新时间2025-8-13 9:31:00