型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
---|---|---|---|---|
丝印:K4H;Package:DFN8;Low-power dual operational amplifier Description This circuit consists of two independent, high gain operational amplifiers (op amps) that have frequency compensation implemented internally. They are designed specifically for automotive and industrial control systems. The circuit operates from a single power supply over a wide ra 文件:1.10942 Mbytes 页数:28 Pages | STMICROELECTRONICS 意法半导体 | STMICROELECTRONICS | ||
丝印:K4H;Package:SOP;MOSFETs Silicon N-channel MOS Applications • Automotive • Motor Drivers • Switching Voltage Regulators Features (1) AEC-Q101 qualified (2) Small, thin package (3) Low drain-source on-resistance: RDS(ON) = 0.95 mΩ (typ.) (VGS = 10 V) (4) Low leakage current: IDSS = 10 μA (max) (VDS = 40 V) (5) Enhancement mode: Vth = 文件:597.43 Kbytes 页数:10 Pages | TOSHIBA 东芝 | TOSHIBA | ||
128Mb DDR SDRAM Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 ( 文件:669.27 Kbytes 页数:53 Pages | Samsung 三星 | Samsung | ||
128Mb DDR SDRAM Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 ( 文件:669.27 Kbytes 页数:53 Pages | Samsung 三星 | Samsung | ||
128Mb DDR SDRAM Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 ( 文件:669.27 Kbytes 页数:53 Pages | Samsung 三星 | Samsung | ||
128Mb DDR SDRAM Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 ( 文件:669.27 Kbytes 页数:53 Pages | Samsung 三星 | Samsung | ||
128Mb DDR SDRAM Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 ( 文件:669.27 Kbytes 页数:53 Pages | Samsung 三星 | Samsung | ||
128Mb DDR SDRAM Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 ( 文件:669.27 Kbytes 页数:53 Pages | Samsung 三星 | Samsung | ||
128Mb DDR SDRAM Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 ( 文件:669.27 Kbytes 页数:53 Pages | Samsung 三星 | Samsung | ||
128Mb DDR SDRAM Features • Double-data-rate architecture; two data transfers per clock cycle • Bidirectional data strobe(DQS) • Four banks operation • Differential clock inputs(CK and CK) • DLL aligns DQ and DQS transition with CK transition • MRS cycle with address key programs -. Read latency 2, 2.5 ( 文件:669.27 Kbytes 页数:53 Pages | Samsung 三星 | Samsung |
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TOSHIBA |
24+ |
con |
35960 |
查现货到京北通宇商城 |
询价 | ||
TOSHIBA |
24+ |
con |
35960 |
查现货到京北通宇商城 |
询价 | ||
TOSHIBA |
2025+ |
12420 |
询价 | ||||
24+ |
N/A |
57000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 | |||
ROHM/罗姆 |
2511 |
DFN5X6-8 |
360000 |
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价 |
询价 | ||
3000 |
原装现货 |
询价 | |||||
TOSHIBA |
两年内 |
NA |
200 |
实单价格可谈 |
询价 | ||
XMULTIPLE |
2447 |
RJ45 |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 |
相关芯片丝印
更多- XPH2R404PS
- TK4K1A60F
- MMDT5401
- MMST5401
- MMDT5401
- MMDT5401
- XPJR6604PB
- MMST5551
- BSS5130
- MMDT5551
- KMST5551
- MMDT5551
- MMDT5551
- MMDT5551DW
- XPJ1R004PB
- TK4R3A06PL
- TK4R9E15Q5
- BZX384-B3V6
- BZX384-B3V6
- 74AVCH1T45GW-Q100
- MMSZ5255
- 74AVCH1T45GM
- 74AVCH1T45GS
- MMSZ5255B
- MMSZ5255
- MMSZ5255
- LMSZ5255BT1G
- BZX584B15V
- TPS3703A7330DSER
- NC7SP32L6X
- AP1501-50K5G-13
- AP1501-K5G-13
- MMSZ5255
- MMSZ5255BS
- 74AVCH2T45GN
- BZX384-B3V6
- PBLS4005V
- BZX84W-B24-Q
- BZX384-B3V6-Q
- PESD5V0S4UD
- MMSZ5255B
- MMSZ5255B
- MMBZ5255BW
- MM3Z28V
- RT9819C-20PVL
相关库存
更多- XPH3R304PS
- MMST5401
- MMDT5401Q-7-F
- MMST5401
- MMBT5401W
- MMST5401
- MMBT5401W
- MMDT5551
- MMST5551
- MMST5551
- MMST5551
- MMBT5551W
- MMST5551
- MMBT5551W
- TK4R1A10PL
- TK4R3E06PL
- ABC847BV-HF
- MMSZ5255
- ISL9103AIRUAZ-T
- BZX384-B3V6
- MMSZ5255
- 74AVCH1T45GN
- MMSZ5255B
- MMSZ5255
- MMSZ5255
- 74AVCH1T45GW
- BZX384-B3V6
- SMD15PL
- TPS3703A7330DSER
- FP6146-33S8G
- AP1501-12K5G-13
- AP1501-33K5G-13
- MBR0550
- 74AVCH2T45GF
- 74AVCH2T45GS
- BZX84W-B24
- PESD5V0S4UD-Q
- PZU4.3B2L
- LD59030TPU12R
- MMSZ5255BS
- MMSZ5255B
- MMSZ5255BS
- MMBZ5255B
- RT9819C-20PVL
- RT9819C-20PVL