首页>商情资讯>企业新闻

AD9523-1BCPZ AD零延迟缓冲器 原厂渠道优势现货

2025-2-14 15:15:00
  • AD9523-1BCPZ, AD零延迟缓冲器, 原厂渠道优势现货,可出样品,深圳市云迪科技有限公司主营:SAMSUNG、HYNIX等内存、flash;TI、AD、MAX等处理器;TI、AD等单片机;TDK。

品牌:AD

批号:17+

数量:10000

封装:LFCSP

价格:面议

说明:全新原装现货,可出样品

IC特征:FEATURES

Output frequency: <1 MHz to 1 GHz

Start-up frequency accuracy: <±100 ppm (determined by

VCXO reference accuracy)

Zero delay operation

Input-to-output edge timing: <150 ps

Dual VCO dividers

14 outputs: configurable LVPECL, LVDS, HSTL, and LVCMOS

14 dedicated output dividers with jitter-free adjustable delay

Adjustable delay: 63 resolution steps of ½ period of VCO

output divider

Output-to-output skew: <50 ps

Duty cycle correction for odd divider settings

Automatic synchronization of all outputs on power-up

Absolute output jitter: <150 fs at 122.88 MHz

Integration range: 12 kHz to 20 MHz

Broadband timing jitter: 124 fs

Digital lock detect

Nonvolatile EEPROM stores configuration settings

SPI- and I²C-compatible serial control port

Dual PLL architecture

PLL1

Low bandwidth for reference input clock cleanup with

external VCXO

Phase detector rate of 300 kHz to 75 MHz

Redundant reference inputs

Auto and manual reference switchover modes

Revertive and nonrevertive switching

Loss of reference detection with holdover mode

Low noise LVCMOS output from VCXO used for RF/IF

synthesizers

PLL2

Phase detector rate of up to 250 MHz

Integrated low noise VCO

APPLICATIONS

LTE and multicarrier GSM base stations

Wireless and broadband infrastructure

Medical instrumentation

Clocking high speed ADCs, DACs, DDSs, DDCs, DUCs, MxFEs

Low jitter, low phase noise clock distribution

Clock generation and translation for SONET, 10Ge, 10G FC,

and other 10 Gbps protocols

Forward error correction (G.710)

High performance wireless transceivers

ATE and high performance instrumentation

联系人:程小姐

手机:15919480276

电话:0755- 21015360 & 23038182

传真:0755-23038182

地址:深圳市福田区振华路海外装饰大厦综合大楼2栋B段4楼4014B-33C