首页>ICSSSTUAH32865A>规格书详情
ICSSSTUAH32865A中文资料IDT数据手册PDF规格书
相关芯片规格书
更多- ICSSSTUAF32869AHLF
- ICSSSTUAF32865AHLFT
- ICSSSTUAF32868AHLFT
- ICSSSTUAF32866B
- ICSSSTUAF32869A
- ICSSSTUAF32868BHLF
- ICSSSTUAF32865A
- ICSSSTUAF32866CHLFT
- ICSSSTUAF32868A
- ICSSSTUAF32866BHLFT
- ICSSSTUA32S869B
- ICSSSTUAF32868B
- ICSSSTUAF32866C
- ICSSSTUAF32866CHLFT
- ICSSSTUAF32866B
- ICSSSTUAF32866BHLFT
- ICSSSTUAF32865A
- ICSSSTUAF32865AHLFT
ICSSSTUAH32865A规格书详情
描述 Description
This 28-bit 1:2 registered buffer with parity is designed for 1.7V to 1.9V VDD operation.
All clock and data inputs are compatible with the JEDEC standard for SSTL_18. The control inputs are LVCMOS. All outputs are 1.8 V CMOS drivers that have been optimized to drive the DDR2 DIMM load. The IDT74SSTUBH32865A operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high, and CLK going low.
特性 Features
• Double Drive strength for heavily-loaded DIMM applications
• 28-bit 1:2 registered buffer with parity check functionality
• Supports SSTL_18 JEDEC specification on data inputs and outputs
• Supports LVCMOS switching levels on CSGateEN and RESET inputs
• Low voltage operation: VDD = 1.7V to 1.9V
• Available in 160-ball LFBGA package
Applications
• DDR2 Memory Modules
• Provides complete DDR DIMM solution with ICS98ULPA877A or IDTCSPUA877A
• Ideal for DDR2 400, 533, 667, and 800
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
IDT |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
INTEGRATEDCI |
05+ |
原厂原装 |
4714 |
只做全新原装真实现货供应 |
询价 | ||
ICS |
07+ |
TSSOP |
308 |
普通 |
询价 | ||
ICS |
23+ |
BGA |
783 |
全新原装正品现货,支持订货 |
询价 | ||
ICS |
25+ |
QFN56 |
1451 |
全新原装正品支持含税 |
询价 | ||
ICS |
24+ |
TSSOP-48 |
5825 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
INTEGRATED CIRCUIT SYSTEMS |
2023+ |
SMD |
10898 |
安罗世纪电子只做原装正品货 |
询价 | ||
ICS |
21+ |
BGA96 |
10000 |
原装现货假一罚十 |
询价 | ||
ICS |
22+ |
BGA |
8000 |
原装正品支持实单 |
询价 | ||
ICS |
18+ |
BGA96 |
12500 |
全新原装正品,本司专业配单,大单小单都配 |
询价 |


