首页>ICSSSTUAF32866B>规格书详情
ICSSSTUAF32866B中文资料IDT数据手册PDF规格书
ICSSSTUAF32866B规格书详情
描述 Description
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VDD operation.
All clock and data inputs are compatible with the JEDEC standard for SSTL_18. The control inputs are LVCMOS. All outputs are 1.8-V CMOS drivers that have been optimized to drive the DDR-II DIMM load. IDT74SSTUBF32866B operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high, and CLK going low.
特性 Features
• 25-bit 1:1 or 14-bit 1:2 registered buffer with parity check functionality
• Supports SSTL_18 JEDEC specification on data inputs and outputs
• Supports LVCMOS switching levels on C0, C1, and RESET inputs
• Low voltage operation: VDD = 1.7V to 1.9V
• Available in 96-ball LFBGA package
Applications
• DDR2 Memory Modules
• Provides complete DDR DIMM solution with ICS98ULPA877A or IDTCSPUA877A
• Ideal for DDR2 667 and 800
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ICS |
23+ |
6000 |
专注配单,只做原装进口现货 |
询价 | |||
ICS |
07+ |
BGA |
783 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
ICS |
24+ |
BGA |
7850 |
只做原装正品现货或订货假一赔十! |
询价 | ||
ICS |
24+ |
TSSOP-48 |
2987 |
只售原装自家现货!诚信经营!欢迎来电! |
询价 | ||
ICS |
24+ |
TSSOP |
2560 |
绝对原装!现货热卖! |
询价 | ||
INTEGRATEDCI |
05+ |
原厂原装 |
4714 |
只做全新原装真实现货供应 |
询价 | ||
IDT |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
ICS |
18+ |
BGA96 |
12500 |
全新原装正品,本司专业配单,大单小单都配 |
询价 | ||
ICS |
2447 |
SMD |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
ICS |
24+ |
TSSOP-48 |
5825 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 |