首页>ICSSSTUAF32868BHLF>规格书详情
ICSSSTUAF32868BHLF中文资料IDT数据手册PDF规格书
相关芯片规格书
更多- ICSSSTU32864
- ICSSSTUAF32865AHLFT
- ICSSSTUAF32868AHLFT
- ICSSSTUAF32866B
- ICSSSTUAF32865A
- ICSSSTUAF32866CHLFT
- ICSSSTUAF32868A
- ICSSSTUAF32866BHLFT
- ICSSSTUA32S869B
- ICSSSTUAF32868B
- ICSSSTUAF32866C
- ICSSSTUAF32866CHLFT
- ICSSSTUAF32866B
- ICSSSTUAF32866BHLFT
- ICSSSTUAF32865A
- ICSSSTUAF32865AHLFT
- ICSSSTUAF32868A
- ICSSSTUAF32868AHLFT
ICSSSTUAF32868BHLF规格书详情
描述 Description
This 28-bit 1:2 configurable registered buffer is designed for 1.7V to 1.9V VDD operation. All inputs are compatible with the JEDEC standard for SSTL_18, except the chip-select gate-enable (CSGEN), control (C), and reset (RESET) inputs, which are LVCMOS. All outputs are edge-controlled circuits optimized for unterminated DIMM loads, and meet SSTL_18 specifications, except the open-drain error (QERR) output.
特性 Features
• 28-bit 1:2 registered buffer with parity check functionality
• Supports SSTL_18 JEDEC specification on data inputs and outputs
• Supports LVCMOS switching levels on CSGEN and RESET inputs
• Low voltage operation: VDD = 1.7V to 1.9V
• Available in 176-ball LFBGA package
Applications
• DDR2 Memory Modules
• Provides complete DDR DIMM solution with ICS98ULPA877A or IDTCSPUA877A
• Ideal for DDR2 400, 533, and 667
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ICSI |
23+ |
QFN |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
ICS |
24+ |
QFN |
70 |
询价 | |||
INTEGRAT |
2023+ |
原厂封装 |
50000 |
原装现货 |
询价 | ||
INTEGRATEDCI |
05+ |
原厂原装 |
4714 |
只做全新原装真实现货供应 |
询价 | ||
ICS |
18+ |
BGA96 |
12500 |
全新原装正品,本司专业配单,大单小单都配 |
询价 | ||
ICS |
24+ |
TSSOP-48 |
5825 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
ICS |
22+ |
BGA |
8000 |
原装正品支持实单 |
询价 | ||
ICS |
07+ |
TSSOP |
308 |
普通 |
询价 | ||
ICS |
21+ |
BGA96 |
10000 |
原装现货假一罚十 |
询价 | ||
ICS |
24+ |
BGA |
7850 |
只做原装正品现货或订货假一赔十! |
询价 |