首页 >DS90C383>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

DS90C383BMTXSLASHNOPB.A

丝印:DS90C383BMT;Package:TSSOP;Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz

1FEATURES 23• No special start-up sequence required between clock/data and /PD pins. Input signal (clock and data) can be applied either before or after the device is powered • Support Spread Spectrum Clocking up to 100kHz frequency modulation and deviations of ±2.5% center spread or -5

文件:829.22 Kbytes 页数:18 Pages

TI

德州仪器

DS90C383MTD/NOPB

丝印:DS90C383MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90C383MTD/NOPB.B

丝印:DS90C383MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90C383MTDSLASHNOPB

丝印:DS90C383MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90C383MTDSLASHNOPB.B

丝印:DS90C383MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90C383MTDX/NOPB

丝印:DS90C383MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90C383MTDX/NOPB.B

丝印:DS90C383MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90C383MTDXSLASHNOPB

丝印:DS90C383MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90C383MTDXSLASHNOPB.B

丝印:DS90C383MTD;Package:TSSOP;DS90C383/DS90CF384 3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz

General Description The DS90C383 transmitter converts 28 bits of LVCMOS/ LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bit

文件:811.57 Kbytes 页数:30 Pages

TI

德州仪器

DS90C383

3.3V Programmable LVDS Transmitter 24-Bit Flat Panel Display (FPD) Link-65 MHz

TI

德州仪器

技术参数

  • Color depth (bpp):

    24

  • Input compatibility:

    LVCMOS

  • Pixel clock frequency (Max) (MHz):

    68

  • Features:

    Low-EMI Point-to-Point Communication

  • Operating temperature range (C):

    -10 to 70

供应商型号品牌批号封装库存备注价格
NSC
23+
TSOP
20000
原厂授权代理分销现货只做原装正迈科技样品支持现货
询价
NS
25+
SOP-8
18000
原厂直接发货进口原装
询价
NS
25+
TSOP56
2500
强调现货,随时查询!
询价
NS
TSOP56
1000
原装长期供货!
询价
DALLAS
15+
SSOP
11560
全新原装,现货库存,长期供应
询价
NS
17+
TSSOP56
6200
100%原装正品现货
询价
NS
05+
SOP
2145
全新原装进口自己库存优势
询价
NS
24+
TSSOP/56
1068
原装现货假一罚十
询价
NSC
2016+
TSSOP
9000
只做原装,假一罚十,公司可开17%增值税发票!
询价
原厂正品
23+
TSSOP
5000
原装正品,假一罚十
询价
更多DS90C383供应商 更新时间2025-10-10 14:11:00