首页 >74HC11>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HC11

Triple 3-input AND gate

GENERAL DESCRIPTION The 74HC/HCT11 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT11 provide the 3-input AND function. FEATURES • Output capability: standard • ICC categor

文件:33.63 Kbytes 页数:5 Pages

PHI

飞利浦

PHI

74HC11

Triple 3-input AND gate

General description The 74HC11; 74HCT11 are high-speed Si-gate CMOS devices that comply with JEDEC standard no. 7A. They are pin compatible with Low-power Schottky TTL (LSTTL). The 74HC11; 74HCT11 provides a triple 3-input AND function. Features ■ Input levels: ◆ For 74HC11: CMOS level

文件:327.04 Kbytes 页数:15 Pages

恩XP

恩XP

74HC11

Triple 3-input AND gate

1. General description The 74HC11; 74HCT11 is a triple 3-input AND gate. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC. 2. Features and benefits • Wide supply voltage range from 2.0 to 6.0 V • CMOS low power di

文件:229.08 Kbytes 页数:11 Pages

NEXPERIA

安世

74HC112

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Bus Drive Capability: 15 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS112.

文件:295.3 Kbytes 页数:6 Pages

SS

74HC112

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

文件:267.28 Kbytes 页数:16 Pages

NEXPERIA

安世

74HC112

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

飞利浦

PHI

74HC112_V01

High Speed CMOS Logic

Features Output Drive Capability: 10 LSTTL Loads Bus Drive Capability: 15 LSTTL Loads Low Input Current: 1μA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V CMOS High Noise Immunity Function compatible with 74LS112.

文件:295.3 Kbytes 页数:6 Pages

SS

74HC112D

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

文件:267.28 Kbytes 页数:16 Pages

NEXPERIA

安世

74HC112D

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

飞利浦

PHI

74HC112DB

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

飞利浦

PHI

技术参数

  • VCC (V):

    2.0 - 6.0

  • Logic switching levels:

    CMOS

  • Output drive capability (mA):

    ± 5.2

  • tpd (ns):

    15

  • fmax (MHz):

    66

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    76

  • Ψth(j-top) (K/W):

    2.4

  • Rth(j-c) (K/W):

    34

  • Package name:

    SO16

供应商型号品牌批号封装库存备注价格
恩XP
2021+
DIP14
9000
原装现货,随时欢迎询价
询价
TI
2024
SOP-14
13500
16余年资质 绝对原盒原盘代理渠道 更多数量
询价
MOT
06+
SOIC
1000
全新原装 绝对有货
询价
24+
2
询价
SGS
24+/25+
50
原装正品现货库存价优
询价
TI
24+
SOP
3500
原装现货,可开13%税票
询价
TI
24+
SOP
25843
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
TI
23+
SOP-143.9MM
5000
原装正品,假一罚十
询价
25+
SOP
2700
全新原装自家现货优势!
询价
ST
280
全新原装 货期两周
询价
更多74HC11供应商 更新时间2025-10-13 14:04:00