首页 >74HC112D>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HC112D

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

飞利浦

PHI

74HC112D

Dual JK flip-flop with set and reset; negative-edge trigger

1. General description The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate indepen

文件:267.28 Kbytes 页数:16 Pages

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HC112DB

Dual JK flip-flop with set and reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT112 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. FEATURES • Asynchronous set and reset • Output capability: standard • ICC category: flip

文件:106.77 Kbytes 页数:15 Pages

PHI

飞利浦

PHI

74HC112D

Dual JK flip-flop with set and reset; negative-edge trigger

The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. T • Input levels:• For 74HC112: CMOS level\n• For 74HCT112: TTL level\n\n• Asynchronous set and reset\n• Specified in compliance with JEDEC standard no. 7A\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Multiple package options\n• Specified from -40 °C to +8;

Nexperia

安世

74HC112DB

J-K Type Flip-Flops

dual JK flip-flop with set and reset; negative-edge trigger - The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous act ·Input levels:·For 74HC112: CMOS level\n·For 74HCT112: TTL level;

Nexperia

安世

74HC112D,653

Package:16-SOIC(0.154",3.90mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF JK TYPE DUAL 1BIT 16SO

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HC112DB,112

Package:16-SSOP(0.209",5.30mm 宽);包装:卷带(TR) 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF JK TYPE DUAL 1BIT 16SSOP

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HC112DB,118

Package:16-SSOP(0.209",5.30mm 宽);包装:卷带(TR) 功能:设置(预设)和复位 类别:集成电路(IC) 触发器 描述:IC FF JK TYPE DUAL 1BIT 16SSOP

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

技术参数

  • VCC (V):

    2.0 - 6.0

  • Logic switching levels:

    CMOS

  • Output drive capability (mA):

    ± 5.2

  • tpd (ns):

    15

  • fmax (MHz):

    66

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    76

  • Ψth(j-top) (K/W):

    2.4

  • Rth(j-c) (K/W):

    34

  • Package name:

    SO16

供应商型号品牌批号封装库存备注价格
NEXPERIA/安世
25+
SOT109-1
600000
NEXPERIA/安世全新特价74HC112D即刻询购立享优惠#长期有排单订
询价
PHI
24+
SOP-16
2500
只做原厂渠道 可追溯货源
询价
PHI
2021+
SOP16
9000
原装现货,随时欢迎询价
询价
Nexperia(安世)
24+
SOP16
2669
只做原装,提供一站式配单服务,代工代料。BOM配单
询价
PHI
2024
SOP16
13500
16余年资质 绝对原盒原盘代理渠道 更多数量
询价
PHI
24+
SOP
97
询价
PHI
05+
原厂原装
50051
只做全新原装真实现货供应
询价
PHI
25+
SOP16
1497
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
恩XP
2016+
SOP-16
3500
只做原装,假一罚十,公司可开17%增值税发票!
询价
原厂正品
23+
SO-16
5000
原装正品,假一罚十
询价
更多74HC112D供应商 更新时间2025-10-6 14:14:00