首页 >74F37>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74F374PC

Octal D-Type Flip-Flop with 3-STATE Outputs

General Description The 74F374 is a high-speed, low-power octal D-type flipflop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable (OE) are common to all flipflops. Features ■ Edge-triggered D-type input

文件:67.57 Kbytes 页数:7 Pages

FAIRCHILD

仙童半导体

74F374SC

Octal D-Type Flip-Flop with 3-STATE Outputs

General Description The 74F374 is a high-speed, low-power octal D-type flipflop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable (OE) are common to all flipflops. Features ■ Edge-triggered D-type input

文件:67.57 Kbytes 页数:7 Pages

FAIRCHILD

仙童半导体

74F374SJ

Octal D-Type Flip-Flop with 3-STATE Outputs

General Description The 74F374 is a high-speed, low-power octal D-type flipflop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable (OE) are common to all flipflops. Features ■ Edge-triggered D-type input

文件:67.57 Kbytes 页数:7 Pages

FAIRCHILD

仙童半导体

74F377

Octal D-Type Flip-Flop with Clock Enable

General Description The 74F377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one set

文件:62.13 Kbytes 页数:6 Pages

FAIRCHILD

仙童半导体

74F377A

Octal D-type flip-flop with enable

DESCRIPTION The 74F377A has 8 edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered clock (CP) input loads all flip-flops simultaneously when the Enable (E) input is Low. The register is fully edge triggered. The state of each D input, one set-up time befor

文件:84.15 Kbytes 页数:10 Pages

PHI

PHI

PHI

74F377PC

Octal D-Type Flip-Flop with Clock Enable

General Description The 74F377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one set

文件:62.13 Kbytes 页数:6 Pages

FAIRCHILD

仙童半导体

74F377SC

Octal D-Type Flip-Flop with Clock Enable

General Description The 74F377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one set

文件:62.13 Kbytes 页数:6 Pages

FAIRCHILD

仙童半导体

74F377SJ

Octal D-Type Flip-Flop with Clock Enable

General Description The 74F377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one set

文件:62.13 Kbytes 页数:6 Pages

FAIRCHILD

仙童半导体

74F378

Parallel D-Type Register with Enable

General Description The 74F378 is a 6-bit register with a buffered common Enable. This device is similar to the 74F174, but with common Enable rather than common Master Reset. Features ■ 6-bit high-speed parallel register ■ Positive edge-triggered D-type inputs ■ Fully buffered common clock

文件:56.66 Kbytes 页数:6 Pages

FAIRCHILD

仙童半导体

74F378

Hex D flip-flop with enable

DESCRIPTION The 74F378 has six edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously when the Enable (E) input is Low. The register is fully edge-triggered. The state of each D input, one setup time befor

文件:81.68 Kbytes 页数:10 Pages

PHI

PHI

PHI

技术参数

  • 类型:

    D 型

  • 输出类型:

    三态,非反相

  • 元件数:

    1

  • 每元件位数:

    8

  • 时钟频率:

    140MHz

  • 不同 V,最大 CL 时的最大传播延迟:

    8.5ns @ 5V,50pF

  • 触发器类型:

    正边沿

  • 电流 - 输出高,低:

    3mA,24mA

  • 电压 - 电源:

    4.5 V ~ 5.5 V

  • 电流 - 静态(Iq):

    86mA

  • 工作温度:

    0°C ~ 70°C(TA)

  • 安装类型:

    表面贴装

  • 封装/外壳:

    20-SOIC(0.295\,7.50mm 宽)

供应商型号品牌批号封装库存备注价格
24+
5000
公司存货
询价
NS
24+
SOP5.2
6980
原装现货,可开13%税票
询价
MC
23+
SOP14/5
8650
受权代理!全新原装现货特价热卖!
询价
NATIONAL
06+
原厂原装
1051
只做全新原装真实现货供应
询价
FSC
13+
PDIP-20
1988
原装分销
询价
NS
DIP
1000
原装长期供货!
询价
FAIR
87+
DIP20
2760
全新原装进口自己库存优势
询价
恩XP
2016+
DIP
3000
只做原装,假一罚十,公司可开17%增值税发票!
询价
FAIR
24+
原厂封装
8060
原装现货假一罚十
询价
恩XP
23+
SOP20
5000
原装正品,假一罚十
询价
更多74F37供应商 更新时间2026-1-17 16:01:00