| 型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
|---|---|---|---|---|
Octal D-Type Flip-Flop with 3-STATE Outputs General Description The 74F374 is a high-speed, low-power octal D-type flipflop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable (OE) are common to all flipflops. Features ■ Edge-triggered D-type input 文件:67.57 Kbytes 页数:7 Pages | FAIRCHILD 仙童半导体 | FAIRCHILD | ||
Octal D-Type Flip-Flop with 3-STATE Outputs General Description The 74F374 is a high-speed, low-power octal D-type flipflop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable (OE) are common to all flipflops. Features ■ Edge-triggered D-type input 文件:67.57 Kbytes 页数:7 Pages | FAIRCHILD 仙童半导体 | FAIRCHILD | ||
Octal D-Type Flip-Flop with 3-STATE Outputs General Description The 74F374 is a high-speed, low-power octal D-type flipflop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable (OE) are common to all flipflops. Features ■ Edge-triggered D-type input 文件:67.57 Kbytes 页数:7 Pages | FAIRCHILD 仙童半导体 | FAIRCHILD | ||
Octal D-Type Flip-Flop with Clock Enable General Description The 74F377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one set 文件:62.13 Kbytes 页数:6 Pages | FAIRCHILD 仙童半导体 | FAIRCHILD | ||
Octal D-type flip-flop with enable DESCRIPTION The 74F377A has 8 edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered clock (CP) input loads all flip-flops simultaneously when the Enable (E) input is Low. The register is fully edge triggered. The state of each D input, one set-up time befor 文件:84.15 Kbytes 页数:10 Pages | PHI PHI | PHI | ||
Octal D-Type Flip-Flop with Clock Enable General Description The 74F377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one set 文件:62.13 Kbytes 页数:6 Pages | FAIRCHILD 仙童半导体 | FAIRCHILD | ||
Octal D-Type Flip-Flop with Clock Enable General Description The 74F377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one set 文件:62.13 Kbytes 页数:6 Pages | FAIRCHILD 仙童半导体 | FAIRCHILD | ||
Octal D-Type Flip-Flop with Clock Enable General Description The 74F377 has eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously, when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one set 文件:62.13 Kbytes 页数:6 Pages | FAIRCHILD 仙童半导体 | FAIRCHILD | ||
Parallel D-Type Register with Enable General Description The 74F378 is a 6-bit register with a buffered common Enable. This device is similar to the 74F174, but with common Enable rather than common Master Reset. Features ■ 6-bit high-speed parallel register ■ Positive edge-triggered D-type inputs ■ Fully buffered common clock 文件:56.66 Kbytes 页数:6 Pages | FAIRCHILD 仙童半导体 | FAIRCHILD | ||
Hex D flip-flop with enable DESCRIPTION The 74F378 has six edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously when the Enable (E) input is Low. The register is fully edge-triggered. The state of each D input, one setup time befor 文件:81.68 Kbytes 页数:10 Pages | PHI PHI | PHI |
技术参数
- 类型:
D 型
- 输出类型:
三态,非反相
- 元件数:
1
- 每元件位数:
8
- 时钟频率:
140MHz
- 不同 V,最大 CL 时的最大传播延迟:
8.5ns @ 5V,50pF
- 触发器类型:
正边沿
- 电流 - 输出高,低:
3mA,24mA
- 电压 - 电源:
4.5 V ~ 5.5 V
- 电流 - 静态(Iq):
86mA
- 工作温度:
0°C ~ 70°C(TA)
- 安装类型:
表面贴装
- 封装/外壳:
20-SOIC(0.295\,7.50mm 宽)
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
24+ |
5000 |
公司存货 |
询价 | ||||
NS |
24+ |
SOP5.2 |
6980 |
原装现货,可开13%税票 |
询价 | ||
MC |
23+ |
SOP14/5 |
8650 |
受权代理!全新原装现货特价热卖! |
询价 | ||
NATIONAL |
06+ |
原厂原装 |
1051 |
只做全新原装真实现货供应 |
询价 | ||
FSC |
13+ |
PDIP-20 |
1988 |
原装分销 |
询价 | ||
NS |
DIP |
1000 |
原装长期供货! |
询价 | |||
FAIR |
87+ |
DIP20 |
2760 |
全新原装进口自己库存优势 |
询价 | ||
恩XP |
2016+ |
DIP |
3000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
FAIR |
24+ |
原厂封装 |
8060 |
原装现货假一罚十 |
询价 | ||
恩XP |
23+ |
SOP20 |
5000 |
原装正品,假一罚十 |
询价 |
相关规格书
更多- AIP5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
相关库存
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074

