首页 >SN74LS11>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

SN74LS11

TRIPLE 3-INPUT POSITIVE-AND GATES

文件:179.08 Kbytes 页数:7 Pages

TI

德州仪器

SN74LS11

TRIPLE 3-INPUT POSITIVE-AND GATES

文件:153.88 Kbytes 页数:5 Pages

TI

德州仪器

SN74LS11

TRIPLE 3-INPUT POSITIVE-AND GATES

文件:1.096 Mbytes 页数:17 Pages

TI

德州仪器

SN74LS11

3 通道、3 输入、4.75V 至 5.25V 双极与门

These devices contain three independent 3-input AND gates. The SN54LS11 and SN54S11 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74LS11 and SN74S11 are characterized for operation from 0°C to 70°C. • Package Options Include Plastic \"Small Outline\" Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs\n• Dependable Texas Instruments Quality and Reliability;

TI

德州仪器

SN74LS112D

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54 /74LS112A dual JKflip-flop features individual J, K, clock, and asynchronousset and clear inputs to each flip-flop. When the clock goes HIGH,the inputs are enabled and data will be accepted. The logic level of the Jand K inputs may be allowed to change when the clock pulse is HIGH and the

文件:147.33 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS112N

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54 /74LS112A dual JKflip-flop features individual J, K, clock, and asynchronousset and clear inputs to each flip-flop. When the clock goes HIGH,the inputs are enabled and data will be accepted. The logic level of the Jand K inputs may be allowed to change when the clock pulse is HIGH and the

文件:147.33 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS113A

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP The SN54 /74LS113A offers individual J, K, set, and clock inputs. These monolithic dual flip-flops are designed so that when the clock goes HIGH, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may be allowed to cha

文件:88.56 Kbytes 页数:3 Pages

Motorola

摩托罗拉

SN74LS113D

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP The SN54 /74LS113A offers individual J, K, set, and clock inputs. These monolithic dual flip-flops are designed so that when the clock goes HIGH, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may be allowed to cha

文件:140.23 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS113N

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP The SN54 /74LS113A offers individual J, K, set, and clock inputs. These monolithic dual flip-flops are designed so that when the clock goes HIGH, the inputs are enabled and data will be accepted. The logic level of the J and K inputs may be allowed to cha

文件:140.23 Kbytes 页数:4 Pages

Motorola

摩托罗拉

SN74LS114D

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54/74LS114A offers common clock and common clear inputs and individual J, K, and set inputs. These monolithic dual flip-flops are designed sothat when the clock goes HIGH, the inputs are enabled and data will be accepted.The logic level of the J and K inputs may be allowed to change when the

文件:146.37 Kbytes 页数:4 Pages

Motorola

摩托罗拉

技术参数

  • Supply voltage (Min) (V):

    4.75

  • Supply voltage (Max) (V):

    5.25

  • Number of channels (#):

    3

  • Inputs per channel:

    3

  • IOL (Max) (mA):

    8

  • IOH (Max) (mA):

    -0.4

  • Input type:

    Bipolar

  • Output type:

    Push-Pull

  • Features:

    High speed (tpd 10- 50ns)

  • Data rate (Max) (Mbps):

    35

  • Rating:

    Catalog

  • Operating temperature range (C):

    0 to 70

供应商型号品牌批号封装库存备注价格
20+
SOP
2860
原厂原装正品价格优惠公司现货欢迎查询
询价
TI
24+
PDIP|14
798400
免费送样原盒原包现货一手渠道联系
询价
24+
3000
自己现货
询价
TI
20+
2500
全新现货热卖中欢迎查询
询价
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI
23+
TSSOP
8000
只做原装现货
询价
TI
23+
TSSOP
7000
询价
TI
16+
SOP
8000
原装现货请来电咨询
询价
TI
25+
DIP-14
3378
绝对原装公司现货供应!价格优势
询价
TI
25+
高频管
18000
原厂直接发货进口原装
询价
更多SN74LS11供应商 更新时间2025-10-4 10:18:00