首页 >MT46V32M16>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

MT46V32M16

512Mb: x4, x8, x16 Double Data Rate SDRAM Features

Functional Description The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write acce

文件:1.66163 Mbytes 页数:93 Pages

Micron

美光

MT46V32M16

512Mb: x4, x8, x16 Double Data Rate (DDR) SDRAM SDRAM Features

文件:1.66163 Mbytes 页数:93 Pages

Micron

美光

MT46V32M16

512Mb: x4, x8, x16 DDR SDRAM Features

文件:3.76267 Mbytes 页数:91 Pages

Micron

美光

MT46V32M16P-6TF

512Mb: x4, x8, x16 Double Data Rate SDRAM Features

Functional Description The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write acce

文件:1.66163 Mbytes 页数:93 Pages

Micron

美光

MT46V32M16TG-75

DOUBLE DATA RATE DDR SDRAM

Functional Description The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write acce

文件:2.55598 Mbytes 页数:68 Pages

Micron

美光

MT46V32M16TG-75L

DOUBLE DATA RATE DDR SDRAM

Functional Description The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write acce

文件:2.55598 Mbytes 页数:68 Pages

Micron

美光

MT46V32M16TG-75Z

DOUBLE DATA RATE DDR SDRAM

Functional Description The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write acce

文件:2.55598 Mbytes 页数:68 Pages

Micron

美光

MT46V32M16TG-75ZL

DOUBLE DATA RATE DDR SDRAM

Functional Description The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write acce

文件:2.55598 Mbytes 页数:68 Pages

Micron

美光

MT46V32M16TG-8

DOUBLE DATA RATE DDR SDRAM

Functional Description The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write acce

文件:2.55598 Mbytes 页数:68 Pages

Micron

美光

MT46V32M16TG-8L

DOUBLE DATA RATE DDR SDRAM

Functional Description The DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write acce

文件:2.55598 Mbytes 页数:68 Pages

Micron

美光

技术参数

  • Part Status:

    End of Life

  • RoHS:

    Yes

  • Depth:

    32Mb

  • Width:

    x16

  • Voltage:

    2.6V

  • Package:

    FBGA

  • Pin Count:

    60-ball

  • Clock Rate:

    200 MHz

  • Cycle Time:

    5ns

  • Op. Temp.:

    -40C to +85C

供应商型号品牌批号封装库存备注价格
MICRON
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
询价
MT
23+
TSSOP
12276
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
询价
micron(镁光)
24+
NA/
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
MICRON
15+
SSOP
11560
全新原装,现货库存,长期供应
询价
MICRON
07+
BGA
1
询价
MICRON镁光
2010+
TSOP
2150
一定是全新原厂原装现货DDR系列
询价
MT
03+
TSSOP
116
全新原装进口自己库存优势
询价
MICRON
25+
N/A
1000
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
MICRON
25+
TSOP
4650
询价
MICRON
17+
TSOP
6200
100%原装正品现货
询价
更多MT46V32M16供应商 更新时间2025-10-12 13:00:00