首页>MC100LVEL38>规格书详情

MC100LVEL38数据手册集成电路(IC)的时钟发生器PLL频率合成器规格书PDF

PDF无图
厂商型号

MC100LVEL38

参数属性

MC100LVEL38 封装/外壳为20-SOIC(0.295",7.50mm 宽);包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC CLOCK GEN ECL 2 4/6 20SOIC

功能描述

3.3 V ECL ÷·2, ÷·4/6 Clock Generator Chip
IC CLOCK GEN ECL 2 4/6 20SOIC

封装外壳

20-SOIC(0.295",7.50mm 宽)

制造商

ONSEMI ON Semiconductor

中文名称

安森美半导体 安森美半导体公司

数据手册

原厂下载下载地址下载地址二

更新时间

2025-8-15 23:01:00

人工找货

MC100LVEL38价格和库存,欢迎联系客服免费人工找货

MC100LVEL38规格书详情

描述 Description

The MC100LVEL38 is a low skew w 2, w 4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended input signal. The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input. The Phase_Out output will go HIGH for one clock cycle whenever the w 2 and the w 4/6 outputs are both transitioning from a LOW to a HIGH. This output allows for clock synchronization within the system. Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple LVEL38s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one LVEL38, the MR pin need not be exercised as the internal divider design ensures synchronization between the w 2 and the w 4/6 outputs of a single device. The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to VBB as a switching reference voltage.VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 5F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.

特性 Features

• 50 ps Maximum Output-to-Output Skew
• Synchronous Enable/Disable
• Master Reset for Synchronization
• ESD Protection: >2 KV HBM
• The 100 Series Contains Temperature Compensation
• PECL Mode Operating Range: VCC = 3.0 V to 3.8 Vwith VEE = 0 V
• NECL Mode Operating Range: VCC = 0 V with VEE = -3.0 V to -3.8 V
• Internal Input Pulldown Resistors
• Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
• Flammability Rating: UL-94 code V-0 @ 1/8\", Oxygen Index 28 to 34
• Transistor Count = 388 devices
• Pb-Free Packages are Available

简介

MC100LVEL38属于集成电路(IC)的时钟发生器PLL频率合成器。由制造生产的MC100LVEL38时钟发生器,PLL,频率合成器时钟发生器、PLL 和频率合成器集成电路 (IC) 可为逻辑器件提供参考信号的稳定定时脉冲,这些器件包括计算机、微控制器、数据通信系统和图形/视频发生器。这些集成电路可能包括缓冲器、驱动器、分频器、倍频器、多路复用器、合成器、扇出分配器和预分频器。

技术参数

更多
  • 产品编号:

    MC100LVEL38DWG

  • 制造商:

    onsemi

  • 类别:

    集成电路(IC) > 时钟发生器,PLL,频率合成器

  • 系列:

    100LVEL

  • 包装:

    卷带(TR)

  • 类型:

    时钟发生器

  • PLL:

  • 输入:

    HSTL,NECL,PECL

  • 输出:

    ECL

  • 比率 - 输入:

    1:4

  • 差分 - 输入:

    是/是

  • 频率 - 最大值:

    1.2GHz

  • 分频器/倍频器:

    是/无

  • 电压 - 供电:

    3V ~ 3.8V

  • 工作温度:

    -40°C ~ 85°C

  • 安装类型:

    表面贴装型

  • 封装/外壳:

    20-SOIC(0.295",7.50mm 宽)

  • 供应商器件封装:

    20-SOIC

  • 描述:

    IC CLOCK GEN ECL 2 4/6 20SOIC

供应商 型号 品牌 批号 封装 库存 备注 价格
ON/安森美
24+
NA/
3442
原装现货,当天可交货,原型号开票
询价
onsemi(安森美)
24+
SOIC20
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
ON
2016+
SOP20
5254
只做原装,假一罚十,公司可开17%增值税发票!
询价
MOTOROLA
23+
SOP
6500
全新原装假一赔十
询价
MOTOROLA/摩托罗拉
23+
SMD-207.2
8215
原厂原装
询价
ON
1010+
SOP20
533
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
MOTOROLA
25+
SOP
4500
全新原装、诚信经营、公司现货销售!
询价
MOTOROLA/摩托罗拉
24+
SMD-207.2
152
大批量供应优势库存热卖
询价
MOT
24+
SMD
20000
一级代理原装现货假一罚十
询价
ON/安森美
22+
N/A
12245
现货,原厂原装假一罚十!
询价