首页>HY57V161610D-I>规格书详情
HY57V161610D-I中文资料2 Banks x 512K x 16 Bit Synchronous DRAM数据手册SK hynix规格书
HY57V161610D-I规格书详情
描述 Description
DESCRIPTION
THE Hynix HY57V161610D is a 16,777,216-bits CMOS Synchronous DRAM, ideallysuited for the Mobile applications which require low power consumption and industrial temperature range. HY57V161610D is organized as 2banks of 524,288x16.
HY57V161610D is offering fully synchronous operation referenced to a positive edge clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high band width. All input and output voltage levels are compatible with LVTTL.
Programmable options include the length of pipeline (Read latency of 1,2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipeline design is not restricted by a `2N` rule.)FEATURES
• Single 3.0V to 3.6V power supplyNote1)
• All device pins are compatible with LVTTL interface
• JEDEC standard 400mil 50pin TSOP-II with 0.8mm of pin pitch
• All inputs and outputs referenced to positive edge of system clock
• Data mask function by UDQM/LDQM
• Internal two banks operation
• Auto refresh and self refresh
• 4096 refresh cycles / 64ms
• Programmable Burst Length and Burst Type
- 1, 2, 4, 8 and Full Page for Sequence Burst
- 1, 2, 4 and 8 for Interleave Burst
• Programmable CASLatency ; 1, 2, 3 Clocks
特性 Features
• Single 3.0V to 3.6V power supplyNote1)
• All device pins are compatible with LVTTL interface
• JEDEC standard 400mil 50pin TSOP-II with 0.8mm of pin pitch
• All inputs and outputs referenced to positive edge of system clock
• Data mask function by UDQM/LDQM
• Internal two banks operation
• Auto refresh and self refresh
• 4096 refresh cycles / 64ms
• Programmable Burst Length and Burst Type
- 1, 2, 4, 8 and Full Page for Sequence Burst
- 1, 2, 4 and 8 for Interleave Burst
• Programmable CASLatency ; 1, 2, 3 Clocks
技术参数
- 型号:
HY57V161610D-I
- 制造商:
HYNIX
- 制造商全称:
Hynix Semiconductor
- 功能描述:
2 Banks x 512K x 16 Bit Synchronous DRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
现代 |
24+ |
SOT-3498&NBS |
6500 |
只做原装正品现货 欢迎来电查询15919825718 |
询价 | ||
HYNIX |
23+ |
TSSOP/50 |
7000 |
绝对全新原装!100%保质量特价!请放心订购! |
询价 | ||
HY |
24+ |
TSOP |
8 |
询价 | |||
HYNIX |
25+ |
TSOP-50 |
4650 |
询价 | |||
HY |
25+ |
TSSOP |
2650 |
原装优势!绝对公司现货 |
询价 | ||
HYUNDAI |
25+ |
SSOP |
18000 |
原厂直接发货进口原装 |
询价 | ||
HYNIX |
25+23+ |
TSOP |
52462 |
绝对原装正品现货,全新深圳原装进口现货 |
询价 | ||
HYXIN |
23+ |
TSOP-50 |
12800 |
##公司主营品牌长期供应100%原装现货可含税提供技术 |
询价 | ||
HYNIX |
TSOP50 |
7500 |
一级代理 原装正品假一罚十价格优势长期供货 |
询价 | |||
ABOV/现代 |
25+ |
QFN |
54648 |
百分百原装现货 实单必成 |
询价 |