CDCVF855中文资料2.5V 锁相环路 DDR 时钟驱动器数据手册TI规格书

厂商型号 |
CDCVF855 |
参数属性 | CDCVF855 封装/外壳为28-TSSOP(0.173",4.40mm 宽);包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC PLL CLOCK DVR 2.5V 28-TSSOP |
功能描述 | 2.5V 锁相环路 DDR 时钟驱动器 |
封装外壳 | 28-TSSOP(0.173",4.40mm 宽) |
制造商 | TI Texas Instruments |
中文名称 | 德州仪器 美国德州仪器公司 |
数据手册 | |
更新时间 | 2025-9-26 14:36:00 |
人工找货 | CDCVF855价格和库存,欢迎联系客服免费人工找货 |
CDCVF855规格书详情
描述 Description
The CDCVF855 is a high-performance, low-skew, low-jitter, zero-delay buffer that distributes a differential clock input pair (CLK, CLK) to 4 differential pairs of clock outputs (Y[0:3], Y[0:3]) and one differential pair of feedback clock outputs (FBOUT, FBOUT). The clock outputs are controlled by the clock inputs (CLK, CLK), the feedback clocks (FBIN, FBIN), and the analog power input (AVDD). When PWRDWN is high, the outputs switch in phase and frequency with CLK. When PWRDWN is low, all outputs are disabled to a high-impedance state (3-state) and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency-detection circuit detects the low-frequency condition and, after applying a >20-MHz input signal, this detection circuit turns the PLL on and enables the outputs.When AVDD is strapped low, the PLL is turned off and bypassed for test purposes. The CDCVF855 is also able to track spread-spectrum clocking for reduced EMI. Because the CDCVF855 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCVF855 is characterized for both commercial and industrial temperature ranges.
特性 Features
• Spread-Spectrum Clock Compatible
• Operating Frequency: 60 MHz to 220 MHz
• Low Jitter (Cycle-Cycle): ±60 ps (±40 ps at 200 MHz)
• Low Static Phase Offset: ±50 ps
• Low Jitter (Period): ±60 ps (±30 ps at 200 MHz)
• 1-to-4 Differential Clock Distribution (SSTL2)
• Best in Class for VOX = VDD/2 ±0.1 V
• Operates From Dual 2.6-V or 2.5-V Supplies
• Available in a 28-Pin TSSOP Package
• Consumes FBIN) Are Used to Synchronize the Outputs to the Input Clocks
• Meets/Exceeds JEDEC Standard (JESD82-1) For DDRI-200/266/333 Specification
• Meets/Exceeds Proposed DDRI-400 Specification (JESD82-1A)
• Enters Low-Power Mode When No CLK Input Signal Is Applied or PWRDWN Is Low
• APPLICATIONS
• DDR Memory Modules (DDR400/333/266/200)
• Zero-Delay Fan-Out Buffer
技术参数
- 制造商编号
:CDCVF855
- 生产厂家
:TI
- Additive RMS jitter (Typ) (fs)
:65
- Output frequency (Max) (MHz)
:220
- Number of outputs
:4
- Output supply voltage (V)
:1.7
- Core supply voltage (V)
:2.5
- Output skew (ps)
:40
- Features
:Spread spectrum clocking (SSC)
- Operating temperature range (C)
:-40 to 85
- Rating
:Catalog
- Output type
:LVTTL
- Input type
:LVTTL
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
22+ |
28TSSOP |
9000 |
原厂渠道,现货配单 |
询价 | ||
TI |
23+ |
TSSOP28 |
5000 |
全新原装,支持实单,非诚勿扰 |
询价 | ||
TI |
24+ |
1095 |
28-TSSOP |
询价 | |||
TI |
23+ |
N/A |
560 |
原厂原装 |
询价 | ||
TI(德州仪器) |
2024+ |
TSSOP-28 |
500000 |
诚信服务,绝对原装原盘 |
询价 | ||
TI/德州仪器 |
25+ |
28-TSSOP |
65248 |
百分百原装现货 实单必成 |
询价 | ||
TI |
20+ |
TSSOP |
53650 |
TI原装主营-可开原型号增税票 |
询价 | ||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
TI |
2025+ |
TSSOP-28 |
16000 |
原装优势绝对有货 |
询价 | ||
TI |
15+ |
TSSOP28 |
15 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 |