首页>CDCVF2509>规格书详情

CDCVF2509数据手册集成电路(IC)的时钟发生器PLL频率合成器规格书PDF

PDF无图
厂商型号

CDCVF2509

参数属性

CDCVF2509 封装/外壳为24-TSSOP(0.173",4.40mm 宽);包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC 3.3V PLL CLK-DRVR 24-TSSOP

功能描述

适用于 DRAM 应用且具有 9 个输出的 3.3V 锁相环路时钟驱动器

封装外壳

24-TSSOP(0.173",4.40mm 宽)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

原厂标识
数据手册

下载地址下载地址二

更新时间

2025-8-5 18:32:00

人工找货

CDCVF2509价格和库存,欢迎联系客服免费人工找货

CDCVF2509规格书详情

描述 Description

The CDCVF2509 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2509 operates at a 3.3-V VCC. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads. One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state. Unlike many products containing PLLs, the CDCVF2509 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost. Because it is based on PLL circuitry, the CDCVF2509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback signals. The PLL can be bypassed by strapping AVCC to ground.The CDCVF2509A is characterized for operation from 0°C to 85°C.

特性 Features

• Use CDCVF2509A (SCAS765) as a Replacement for This Device
• Designed to Meet and Exceed PC133 SDRAM Registered DIMM Specification Rev. 1.1
• Spread Spectrum Clock Compatible
• Operating Frequency 50 MHz to 175 MHz
• Static Phase Error Distribution at 66 MHz to 166 MHz Is ±125 ps
• Jitter (cyc - cyc) at 66 MHz to 166 MHz Is Typ = 70 ps
• Advanced Deep Submicron Process Results in More Than 40% Lower Power Consumption Versus Current Generation PC133 Devices
• Available in Plastic 24-Pin TSSOP
• Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications
• Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs
• Separate Output Enable for Each Output Bank
• External Feedback (FBIN) Terminal Is Used to Synchronize the Outputs to the Clock Input
• 25- On-Chip Series Damping Resistors
• No External RC Network Required
• Operates at 3.3 V
• APPLICATIONS
• DRAM Applications
• PLL Based Clock Distributors
• Non-PLL Clock Buffer

技术参数

  • 制造商编号

    :CDCVF2509

  • 生产厂家

    :TI

  • Additive RMS jitter (Typ) (fs)

    :70

  • Output frequency (Max) (MHz)

    :175

  • Number of outputs

    :9

  • Output supply voltage (V)

    :3.3

  • Core supply voltage (V)

    :3.3

  • Output skew (ps)

    :100

  • Features

    :SDR

  • Operating temperature range (C)

    :0 to 85

  • Rating

    :Catalog

  • Output type

    :LVTTL

  • Input type

    :LVTTL

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
2020+
TSSOP24
21
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
TI/德州仪器
1948+
TSSOP-24
6852
只做原装正品现货!或订货假一赔十!
询价
22+
5000
询价
TI
08+
18
公司优势库存 热卖中!
询价
TI
23+
TSOP24
30000
代理全新原装现货,价格优势
询价
TI
16+
TSSOP
10000
原装正品
询价
TI
24+
TSSOP|24
71000
免费送样原盒原包现货一手渠道联系
询价
TI
23+
TSSOP
28000
原装正品
询价
TI
23+
TSOP24
5000
全新原装,支持实单,非诚勿扰
询价
TI
2023+
06+
8700
原装现货
询价