首页>CDCVF2510A>规格书详情

CDCVF2510A中文资料具有断电模式的 3.3V 锁相环路时钟驱动器数据手册TI规格书

PDF无图
厂商型号

CDCVF2510A

参数属性

CDCVF2510A 封装/外壳为24-TSSOP(0.173",4.40mm 宽);包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC 3.3V PLL CLK-DRVR 24-TSSOP

功能描述

具有断电模式的 3.3V 锁相环路时钟驱动器
IC 3.3V PLL CLK-DRVR 24-TSSOP

封装外壳

24-TSSOP(0.173",4.40mm 宽)

制造商

TI Texas Instruments

中文名称

德州仪器

数据手册

原厂下载下载地址下载地址二

更新时间

2025-11-18 22:50:00

人工找货

CDCVF2510A价格和库存,欢迎联系客服免费人工找货

CDCVF2510A规格书详情

描述 Description

The CDCVF2510A is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. The CDCVF2510A uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2510A operates at a 3.3-V VCC and also provides integrated series-damping resistors that make it ideal for driving point-to-point loads. One bank of 10 outputs provides 10 low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Outputs are enabled or disabled via the control (G) input. When the G input is high, the outputs switch in phase and frequency with CLK; when the G input is low, the outputs are disabled to the logic-low state. The device automically goes into power-down mode when no input signal (< 1 MHz) is applied to CLK; the outputs go into a low state. Unlike many products containing PLLs, the CDCVF2510A does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost. Because it is based on PLL circuitry, the CDCVF2510A requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, a fixed-phase signal at CLK, or following any changes to the PLL reference or feedback signals. The PLL can be bypassed by strapping AVCC to ground to use as a simple clock buffer.The CDCVF2510A is characterized for operation from 0°C to 85°C.

特性 Features

• Designed to Meet and Exceed PC133 SDRAM Registered DIMM Specification Rev. 1.1
• Spread Spectrum Clock Compatible
• Operating Frequency 20 MHz to 175 MHz
• Static Phase Error Distribution at 66 MHz to 166 MHz is ±125 ps
• Jitter (cyc–cyc) at 66 MHz to 166 MHz is |70| ps
• Advanced Deep Submicron Process Results in More Than 40% Lower Power Consumption vs Current Generation PC133 Devices
• Auto Frequency Detection to Disable Device (Power-Down Mode)
• Available in Plastic 24-Pin TSSOP
• Distributes One Clock Input to One Bank of 10 Outputs
• External Feedback (FBIN) Terminal is Used to Synchronize the Outputs to the Clock Input
• 25- On-Chip Series Damping Resistors
• No External RC Network Required
• Operates at 3.3 V
• APPLICATIONS
• DRAM Applications
• PLL Based Clock Distributors
• Non-PLL Clock Buffer

简介

CDCVF2510A属于集成电路(IC)的时钟发生器PLL频率合成器。由TI制造生产的CDCVF2510A时钟发生器,PLL,频率合成器时钟发生器、PLL 和频率合成器集成电路 (IC) 可为逻辑器件提供参考信号的稳定定时脉冲,这些器件包括计算机、微控制器、数据通信系统和图形/视频发生器。这些集成电路可能包括缓冲器、驱动器、分频器、倍频器、多路复用器、合成器、扇出分配器和预分频器。

技术参数

更多
  • 制造商编号

    :CDCVF2510A

  • 生产厂家

    :TI

  • Additive RMS jitter (Typ) (fs)

    :70

  • Output frequency (Max) (MHz)

    :175

  • Number of outputs

    :10

  • Output supply voltage (V)

    :3.3

  • Core supply voltage (V)

    :3.3

  • Output skew (ps)

    :100

  • Features

    :SDR

  • Operating temperature range (C)

    :0 to 85

  • Rating

    :Catalog

  • Output type

    :LVTTL

  • Input type

    :LVTTL

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
23+
NA
20000
全新原装假一赔十
询价
TI
20+
TSSOP
65790
原装优势主营型号-可开原型号增税票
询价
TI
1010+
TSSOP
1987
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
TI/德州仪器
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
22+
5000
只做原装鄙视假货15118075546
询价
ti
25+
500000
行业低价,代理渠道
询价
TI/德州仪器
23+
TSSOP-24
12700
买原装认准中赛美
询价
TI
23+
N/A
560
原厂原装
询价
TI/德州仪器
22+
TSSOP24
30000
十七年VIP会员,诚信经营,一手货源,原装正品可零售!
询价
TI/德州仪器
21+
TSSOP24
2000
百域芯优势 实单必成 可开13点增值税
询价