CDCE706中文资料300MHz、LVCMOS、可编程 3-PLL 时钟合成器/倍频器/分频器数据手册TI规格书

| 厂商型号 |
CDCE706 |
| 参数属性 | CDCE706 封装/外壳为20-TSSOP(0.173",4.40mm 宽);包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC 3-PLL SYNTH/MULT/DIV 20-TSSOP |
| 功能描述 | 300MHz、LVCMOS、可编程 3-PLL 时钟合成器/倍频器/分频器 |
| 封装外壳 | 20-TSSOP(0.173",4.40mm 宽) |
| 制造商 | TI Texas Instruments |
| 中文名称 | 德州仪器 |
| 数据手册 | |
| 更新时间 | 2026-1-27 22:58:00 |
| 人工找货 | CDCE706价格和库存,欢迎联系客服免费人工找货 |
CDCE706规格书详情
描述 Description
The CDCE706 is one of the smallest and powerful PLL synthesizer / multiplier / divider available today. Despite its small physical outlines, the CDCE706 is very flexible. It has the capability to produce an almost independent output frequency from a given input frequency.The input frequency can be derived from a LVCMOS, differential input clock, or a single crystal. The appropriate input waveform can be selected via the SMBus data interface controller. To achieve an independent output frequency the reference divider M and the feedback divider N for each PLL can be set to values from 1 up to 511 for the M-Divider and from 1 up to 4095 for the N-Divider. The PLL-VCO (voltage controlled oscillator) frequency than is routed to the free programmable output switching matrix to any of the six outputs. The switching matrix includes an additional 7-bit post-divider (1-to-127) and an inverting logic for each output. The deep M/N divider ratio allows the generation of zero ppm clocks from any reference input frequency (e.g., a 27-MHz).The CDCE706 includes three PLLs of those one supports SSC (spread-spectrum clocking). PLL1, PLL2, and PLL3 are designed for frequencies up to 300 MHz and optimized for zero-ppm applications with wide divider factors.PLL2 also supports center-spread and down-spread spectrum clocking (SSC). This is a common technique to reduce electro-magnetic interference. Also, the slew-rate controllable (SRC) output edges minimize EMI noise. Based on the PLL frequency and the divider settings, the internal loop filter components will be automatically adjusted to achieve high stability and optimized jitter transfer characteristic of the PLL. The device supports non-volatile EEPROM programming for easy-customized application. It is preprogrammed with a factory default configuration (see Figure 13) and can be reprogrammed to a different application configuration before it goes onto the PCB or re-programmed by in-system programming. A different device setting is programmed via the serial SMBus Interface.Two free programmable inputs, S0 and S1, can be used to control for each application the most demanding logic control settings (outputs disable to low, outputs 3-state, power down, PLL bypass, etc). The CDCE706 has three power supply pins, VCC, VCCOUT1, and VCCOUT2. VCC is the power supply for the device. It operates from a single 3.3-V supply voltage. VCCOUT1 and VCCOUT2 are the power supply pins for the outputs. VCCOUT1 supplies the outputs Y0 and Y1 and VCCOUT2 supplies the outputs Y2, Y3, Y4, and Y5. Both outputs supplies can be 2.3 V to 3.6 V. At output voltages lower than 3.3 V, the output drive current is limited. The CDCE706 is characterized for operation from -40°C to 85°C.
特性 Features
• High Performance 3:6 PLL Based Clock Synthesizer / Multiplier / Divider
• User Programmable PLL Frequencies
• EEPROM Programming Without the Need to Apply High Programming Voltage
• Easy In-Circuit Programming via SMBus Data Interface
• Wide PLL Divider Ratio Allows 0-ppm Output Clock Error
• Clock Inputs Accept a Crystal or a Single-Ended LVCMOS or a Differential Input Signal
• Accepts Crystal Frequencies from 8 MHz up to 54 MHz
• Accepts LVCMOS or Differential Input Frequencies up to 200 MHz
• Two Programmable Control Inputs [S0/S1, A0/A1] for User Defined Control Signals
• Six LVCMOS Outputs with Output Frequencies up to 300 MHz
• LVCMOS Outputs can be Programmed for Complementary Signals
• Free Selectable Output Frequency via Programmable Output Switching Matrix [6x6] Including 7-Bit Post-Divider for Each Output
• PLL Loop Filter Components Integrated
• Low Period Jitter (Typ 60 ps)
• Features Spread Spectrum Clocking (SSC) for Lowering System EMI
• Programmable Output Slew-Rate Control (SRC) for Lowering System EMI
• 3.3-V Device Power Supply
• Industrial Temperature Range -40°C to 85°C
• Development and Programming Kit for Easy PLL Design and Programming (TI Pro-Clock™)
• Packaged in 20-Pin TSSOP
简介
CDCE706属于集成电路(IC)的时钟发生器PLL频率合成器。由TI制造生产的CDCE706时钟发生器,PLL,频率合成器时钟发生器、PLL 和频率合成器集成电路 (IC) 可为逻辑器件提供参考信号的稳定定时脉冲,这些器件包括计算机、微控制器、数据通信系统和图形/视频发生器。这些集成电路可能包括缓冲器、驱动器、分频器、倍频器、多路复用器、合成器、扇出分配器和预分频器。
技术参数
更多- 制造商编号
:CDCE706
- 生产厂家
:TI
- Number of outputs
:6
- Output frequency (Max) (MHz)
:300
- Core supply voltage (V)
:3.3
- Output supply voltage (V)
:3.3
- Input type
:XTAL
- Output type
:LVCMOS
- Operating temperature range (C)
:-40 to 85
- Features
:Integrated EEPROM
- Rating
:Catalog
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
2016+ |
TSSOP20 |
3000 |
主营TI,绝对原装,假一赔十,可开17%增值税发票! |
询价 | ||
TI |
2026+ |
TSSOP20 |
10 |
原装正品,假一罚十! |
询价 | ||
TI/德州仪器 |
22+ |
TSSOP16 |
100000 |
代理渠道/只做原装/可含税 |
询价 | ||
TI/德州仪器 |
24+ |
TSSOP |
1313 |
大批量供应优势库存热卖 |
询价 | ||
TI/德州仪器 |
2022+ |
TSSOP-20 |
1000 |
只做原装,可提供样品 |
询价 | ||
TI |
24+ |
TSSOP20 |
5630 |
TI一级代理原厂授权渠道实单支持 |
询价 | ||
TI/BB |
24+ |
TSSOP-20 |
5650 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
TI |
26+ |
TSSOP20 |
86720 |
全新原装正品价格最实惠 承诺假一赔百 |
询价 | ||
TI |
2025+ |
TSSOP20 |
3750 |
全新原厂原装产品、公司现货销售 |
询价 | ||
TI |
24+ |
12 |
原装现货,可开13%税票 |
询价 |

