首页 >74LVC273PW>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74LVC273PW

Octal D-type flip-flop with reset; positive-edge trigger

DESCRIPTION The 74LVC273 is a low-voltage Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. The 74LVC273 has eight edge-triggered , D-type flip-flops with individual D inputs and Q outputs. The common clock (CP) and master reset (MR) inputs load and reset (clear) a

文件:95.73 Kbytes 页数:10 Pages

PHI

PHI

PHI

74LVC273PW

Octal D-type flip-flop with reset; positive-edge trigger

1. General description The 74LVC273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding D inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (C

文件:259.62 Kbytes 页数:14 Pages

NEXPERIA

安世

74LVC273PWDH

Octal D-type flip-flop with reset; positive-edge trigger

DESCRIPTION The 74LVC273 is a low-voltage Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. The 74LVC273 has eight edge-triggered , D-type flip-flops with individual D inputs and Q outputs. The common clock (CP) and master reset (MR) inputs load and reset (clear) a

文件:95.73 Kbytes 页数:10 Pages

PHI

PHI

PHI

74LVC273PW-Q100

Octal D-type flip-flop with reset; positive-edge trigger

文件:715.31 Kbytes 页数:16 Pages

NEXPERIA

安世

74LVC273PW

Octal D-type flip-flop with reset; positive-edge trigger

The 74LVC273 has eight edge-triggered, D-type flip-flops with individual Dn inputs and Qn outputs. The common clock (CP) and master reset (MR) inputs load and reset (clear) all flip-flops simultaneously. The state of each Dn input, one set-up time before the LOW-to-HIGH clock transition, is transfer • Wide supply voltage range from 1.2 to 3.6 V\n• Inputs accept voltages up to 5.5 V\n• CMOS low power consumption\n• Direct interface with TTL levels\n• Output drive capability 50 Ω transmission lines at +85 °C\n• Complies with JEDEC standard:• JESD8-7A (1.65 V to 1.95 V)\n• JESD8-5A (2.3 V to 2.7 V;

Nexperia

安世

74LVC273PW-Q100

Octal D-type flip-flop with reset; positive-edge trigger

The 74LVC273-Q100 has eight edge-triggered, D-type flip-flops with individual Dn inputs and Qn outputs. The common clock (CP) and master reset (MR) inputs load and reset (clear) all flip-flops simultaneously. The state of each Dn input, one set-up time before the LOW-to-HIGH clock transition, is tra • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n\n• Wide supply voltage range from 1.2 V to 3.6 V\n• Inputs accept voltages up to 5.5 V\n• CMOS low power consumption\n• Direct interface with TTL levels\n• Output dr;

Nexperia

安世

74LVC273PW,112

Package:20-TSSOP(0.173",4.40mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 功能:主复位 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE SNGL 8BIT 20TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

74LVC273PW,118

Package:20-TSSOP(0.173",4.40mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 功能:主复位 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE SNGL 8BIT 20TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

74LVC273PW-Q100J

Package:20-TSSOP(0.173",4.40mm 宽);包装:卷带(TR) 功能:主复位 类别:集成电路(IC) 触发器 描述:IC FF D-TYPE SNGL 8BIT 20TSSOP

Nexperia USA Inc.

Nexperia USA Inc.

技术参数

  • VCC (V):

    1.2 - 3.6

  • Logic switching levels:

    CMOS/LVTTL

  • Output drive capability (mA):

    ± 24

  • tpd (ns):

    6.0

  • fmax (MHz):

    230

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    101

  • Ψth(j-top) (K/W):

    4.7

  • Rth(j-c) (K/W):

    45

  • Package name:

    TSSOP20

供应商型号品牌批号封装库存备注价格
Nexperia/安世
24+
TSSOP-20
36301
原装正品,现货库存,1小时内发货
询价
恩XP
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
询价
Nexperia/安世
24+
TSSOP-20
5000
进口原装 价格优势
询价
恩XP
23+
N/A
12000
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
恩XP
2025+
TSSOP-20
5000
原装进口价格优 请找坤融电子!
询价
恩XP
25+
N/A
21000
原装正品现货,原厂订货,可支持含税原型号开票。
询价
恩XP
TSSOP
369
正品原装--自家现货-实单可谈
询价
PHI
24+
TSSOP
3500
原装现货,可开13%税票
询价
恩XP
23+
SSOP20
5000
原装正品,假一罚十
询价
118
20051
05+
1
原厂原装
询价
更多74LVC273PW供应商 更新时间2026-1-28 23:00:00