首页 >74LVC1G74DP>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74LVC1G74DP

Single D-type flip-flop with set and reset; positive edge trigger

General description The 74LVC1G74 is a single positive edge triggered D-type flip-flop with individual data (D) inputs, clock (CP) inputs, set (SD) and reset (RD) inputs, and complementary Q and Q outputs. This device is fully specified for partial power-down applications using IOFF.

文件:103.94 Kbytes 页数:19 Pages

恩XP

恩XP

74LVC1G74DP

Single D-type flip-flop with set and reset; positive edge trigger

DESCRIPTION The 74LVC1G74 is a high-performance, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. The 74LVC1G74 is a single positive edge triggered D-type flip-flop with individual data (D) inputs, clock (CP) inputs, set (SD) and (RD) inputs, and comp

文件:112.64 Kbytes 页数:19 Pages

PHI

PHI

PHI

74LVC1G74DP

丝印:V74;Package:SOT505-2;Single D-type flip-flop with set and reset; positive edge trigger

1. General description The 74LVC1G74 is a single positive edge triggered D-type flip-flop with individual data (D), clock (CP), set (SD) and reset (RD) inputs, and complementary Q and Q outputs. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transi

文件:290.66 Kbytes 页数:19 Pages

NEXPERIA

安世

74LVC1G74DP

Single D-type flip-flop with set and reset; positive edge trigger

文件:166.02 Kbytes 页数:25 Pages

PHI

PHI

PHI

74LVC1G74DP

Single D-type flip-flop with set and reset; positive edge trigger

文件:202.57 Kbytes 页数:25 Pages

恩XP

恩XP

74LVC1G74DP

Single D-type flip-flop with set and reset; positive edge trigger

文件:549.89 Kbytes 页数:21 Pages

恩XP

恩XP

74LVC1G74DP

Single D-type flip-flop with set and reset; positive edge trigger

文件:549.89 Kbytes 页数:21 Pages

恩XP

恩XP

74LVC1G74DP.125

Single D-type flip-flop with set and reset; positive edge trigger

文件:299.15 Kbytes 页数:25 Pages

恩XP

恩XP

74LVC1G74DP-Q100

丝印:V74;Package:TSSOP8;Single D-type flip-flop with set and reset; positive edge trigger

文件:245.63 Kbytes 页数:16 Pages

NEXPERIA

安世

74LVC1G74DP-Q100

Single D-type flip-flop with set and reset; positive-edge trigger

The 74LVC1G74-Q100 is a single positive edge triggered D-type flip-flop. It has individual data (D) inputs, clock (CP) inputs, set (SD) and reset (RD) inputs, and complementary Q and Q outputs.\n This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry dis • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n• Wide supply voltage range from 1.65 V to 5.5 V\n• High noise immunity\n• JESD8-7 (1.65 V to 1.95 V)\n• JESD8-B/JESD36 (2.7 V to 3.6 V)\n• ESD protection:• MIL-STD-8;

Nexperia

安世

技术参数

  • VCC (V):

    1.65 - 5.5

  • Logic switching levels:

    CMOS/LVTTL

  • Output drive capability (mA):

    ± 32

  • tpd (ns):

    3.5

  • fmax (MHz):

    280

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    220

  • Ψth(j-top) (K/W):

    21.3

  • Rth(j-c) (K/W):

    107

  • Package name:

    TSSOP8

供应商型号品牌批号封装库存备注价格
恩XP
24+
TSSOP8
30524
原装正品,现货库存,1小时内发货
询价
恩XP
25+
TSSOP8
32360
NXP/恩智浦全新特价74LVC1G74DP即刻询购立享优惠#长期有货
询价
恩XP
25+
7589
全新原装现货,支持排单订货,可含税开票
询价
NEXPERIA
20+
TSSOP8
60000
全新原装公司现货
询价
恩XP
22+
TSSOP8
48000
原装正品
询价
NEXPERIA/安世
21+
TSSOP-8
60000
绝对原装正品现货,假一罚十
询价
恩XP
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
询价
Nexperia
24+
TSSOP8
5000
进口原装 价格优势
询价
恩XP
23+
N/A
12000
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
恩XP
23+
TSSOP-8
3200
询价
更多74LVC1G74DP供应商 更新时间2026-2-6 22:59:00