首页 >74LVC1G175>规格书列表
| 型号 | 下载 订购 | 功能描述 | 制造商 上传企业 | LOGO |
|---|---|---|---|---|
Single D-type flip-flop with reset; positive-edge trigger General description The 74LVC1G175 is a high-performance, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment. Th 文件:91.58 Kbytes 页数:17 Pages | PHI PHI | PHI | ||
丝印:YT;Package:SOT1115;Single D-type flip-flop with reset; positive-edge trigger 1. General description The 74LVC1G175 is a low-power, low-voltage single positive edge triggered D-type flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q output. The master reset (MR) is an asynchronous active LOW input and operates independently of the 文件:268.13 Kbytes 页数:17 Pages | NEXPERIA 安世 | NEXPERIA | ||
丝印:YT;Package:SOT1202;Single D-type flip-flop with reset; positive-edge trigger 1. General description The 74LVC1G175 is a low-power, low-voltage single positive edge triggered D-type flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q output. The master reset (MR) is an asynchronous active LOW input and operates independently of the 文件:268.13 Kbytes 页数:17 Pages | NEXPERIA 安世 | NEXPERIA | ||
丝印:Y75;Package:SOT457;Single D-type flip-flop with reset; positive-edge trigger 1. General description The 74LVC1G175 is a low-power, low-voltage single positive edge triggered D-type flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q output. The master reset (MR) is an asynchronous active LOW input and operates independently of the 文件:268.13 Kbytes 页数:17 Pages | NEXPERIA 安世 | NEXPERIA | ||
Single D-type flip-flop with reset; positive-edge trigger General description The 74LVC1G175 is a low-power, low-voltage single positive edge triggered D-type flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q output. The master reset (MR) is an asynchronous active LOW input and operates independently of the 文件:100.65 Kbytes 页数:17 Pages | 恩XP | 恩XP | ||
Single D-type flip-flop with reset; positive-edge trigger General description The 74LVC1G175 is a high-performance, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment. Th 文件:91.58 Kbytes 页数:17 Pages | PHI PHI | PHI | ||
Single D-type flip-flop with reset; positive-edge trigger General description The 74LVC1G175 is a high-performance, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. The input can be driven from either 3.3 V or 5 V devices. This feature allows the use of this device in a mixed 3.3 V and 5 V environment. Th 文件:91.58 Kbytes 页数:17 Pages | PHI PHI | PHI | ||
Single D-type flip-flop with reset; positive-edge trigger General description The 74LVC1G175 is a low-power, low-voltage single positive edge triggered D-type flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q output. The master reset (MR) is an asynchronous active LOW input and operates independently of the 文件:100.65 Kbytes 页数:17 Pages | 恩XP | 恩XP | ||
丝印:YT;Package:SOT363-2;Single D-type flip-flop with reset; positive-edge trigger 1. General description The 74LVC1G175 is a low-power, low-voltage single positive edge triggered D-type flip-flop with individual data (D) input, clock (CP) input, master reset (MR) input, and Q output. The master reset (MR) is an asynchronous active LOW input and operates independently of the 文件:268.13 Kbytes 页数:17 Pages | NEXPERIA 安世 | NEXPERIA | ||
Single D-Type Flip-Flop With Asynchronous Clear 文件:1.18533 Mbytes 页数:28 Pages | TI 德州仪器 | TI |
技术参数
- Product status:
Production
- V_CC (V):
1.65 - 5.5
- Logic switching levels:
CMOS/LVTTL
- Output drive capability (mA):
+/- 32
- t_pd (ns):
3.1
- f_max (MHz):
300
- Power dissipation considerations:
low
- T_amb (Cel):
-40~125
- R_th(j-a) (K/W):
291
- Ψ_th(j-top) (K/W):
6.6
- R_th(j-c) (K/W):
145
- Package name:
XSON6
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
恩XP |
24+ |
N/A |
25843 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | ||
TI |
24+ |
500 |
询价 | ||||
恩XP |
16+ |
NA |
8800 |
诚信经营 |
询价 | ||
恩XP |
1725+ |
SOT363 |
7500 |
只做原装进口,假一罚十 |
询价 | ||
TI |
22+ |
原厂原封 |
5000 |
全新原装现货!自家库存! |
询价 | ||
恩XP |
25+23+ |
SOT |
27322 |
绝对原装正品全新进口深圳现货 |
询价 | ||
恩XP |
19+ |
SOT-363 |
20000 |
3000 |
询价 | ||
恩XP |
24+ |
SOT-363 |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
恩XP |
23+ |
原包装原封 □□ |
40280 |
原装进口特价供应 特价,原装元器件供应,支持开发样品 更多详细咨询 库存 |
询价 | ||
TI |
20+ |
SC70-6 |
49000 |
原装优势主营型号-可开原型号增税票 |
询价 |
相关规格书
更多- AIP5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- MAX232
- MAX232
- MAX232E
- MAX2325
- MAX2324
- MAX2321
- MAX2322
- MAX2320
- MAX232E-TD
- MAX232CPE
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
相关库存
更多- COS5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- MAX232
- MAX232
- MAX232
- MAX232A
- MAX2323
- MAX2326
- MAX2327
- MAX232E
- MAX232E
- MAX232ESE
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- GRM21BR71H104JA11#
- TL074

