首页 >74LS>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74LS10

Triple 3-Input NAND Gate

General Description This device contains three independent gates each of which performs the logic NAND function.

文件:93.46 Kbytes 页数:4 Pages

SYC

74LS109

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR

Package Options Include Plastic Small Outline Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs Depondable Texas Instruments Quality and Reliability

文件:409.11 Kbytes 页数:12 Pages

TI

德州仪器

74LS109A

LOW POWER SCHOTTKY

LOW POWER SCHOTTKY The SN74LS109A consists of two high speed completely independent transition clocked JKflip-flops.

文件:96.07 Kbytes 页数:4 Pages

ONSEMI

安森美半导体

74LS11

Triple 3-Input AND Gate

General Description This device contains three independent gates each of which performs the logic AND function. Features ■ Alternate military/aerospace device (54LS11) is available. Contact a National Semiconductor Sales Office/Distributor for specifications.

文件:46.02 Kbytes 页数:4 Pages

FAIRCHILD

仙童半导体

74LS11

Triple 3-Input AND Gate

General Description This device contains three independent gates each of which performs the logic AND function.

文件:93.18 Kbytes 页数:4 Pages

SYC

74LS11

TRIPLE 3-INPUT AND GATE

TRIPLE 3-INPUT AND GATE

文件:56.62 Kbytes 页数:1 Pages

ETCList of Unclassifed Manufacturers

未分类制造商

74LS112

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54 /74LS112A dual JKflip-flop features individual J, K, clock, and asynchronousset and clear inputs to each flip-flop. When the clock goes HIGH,the inputs are enabled and data will be accepted. The logic level of the Jand K inputs may be allowed to change when the clock pulse is HIGH and the

文件:147.33 Kbytes 页数:4 Pages

MOTOROLA

摩托罗拉

74LS112

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

General Description This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tra

文件:52 Kbytes 页数:5 Pages

FAIRCHILD

仙童半导体

74LS112

Dual J-K Negative-edge-triggered Flip-Flops(with Preset and Clear)

● Quadrupie 2-Input Positive NAND Gates ● Quadruple 2-Input Positive NAND Gates (with Open Collector Output) (Continue....)

文件:76.76 Kbytes 页数:7 Pages

HITACHIHitachi Semiconductor

日立日立公司

74LS112A

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

General Description This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tra

文件:52 Kbytes 页数:5 Pages

FAIRCHILD

仙童半导体

详细参数

  • 型号:

    74LS

  • 制造商:

    ONSEMI

  • 制造商全称:

    ON Semiconductor

  • 功能描述:

    SYNCHRONOUS 4-BIT UP/DOWN COUNTER

供应商型号品牌批号封装库存备注价格
FAI
25+
SOP
908
原装现货热卖中,提供一站式真芯服务
询价
FSC
15+
SOP-14
11560
全新原装,现货库存,长期供应
询价
SA
25+
DIP20
18000
原厂直接发货进口原装
询价
TI
23+
SOP
6200
绝对全新原装!优势供货渠道!特价!请放心订购!
询价
TI
23+
SOP14
6000
原装正品,假一罚十
询价
TI
03+
SOP145.2
500
原装现货价格有优势量大可以发货
询价
HIT
16+
管装
8000
原装现货请来电咨询
询价
FSC
2016+
DIP
3000
只做原装,假一罚十,公司可开17%增值税发票!
询价
TMS
05+
SOIC
1000
自己公司全新库存绝对有货
询价
TI
13+
SOP
5074
原装分销
询价
更多74LS供应商 更新时间2026-1-25 11:02:00