74LS112中文资料仙童半导体数据手册PDF规格书
替换型号
74LS112规格书详情
General Description
This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the transition time of the falling edge of the clock pulse. Data on the J and K inputs may be changed while the clock is HIGH or LOW without affecting the outputs as long as the setup and hold times are not violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs.
产品属性
- 型号:
74LS112
- 制造商:
MOTOROLA
- 制造商全称:
Motorola, Inc
- 功能描述:
DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
SOCI-16 |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
FAIRCHILDSEMICONDUCTOR |
24+ |
NA |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
23+ |
5000 |
原厂授权代理,海外优势订货渠道。可提供大量库存,详 |
询价 | ||||
24+ |
N/A |
57000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 | |||
FAIRCHILDSEMICONDUCTOR |
2447 |
NA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
N/A |
23+ |
SOP |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
24+ |
8 |
询价 | |||||
Rochester |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
TI |
SOP |
650 |
正品原装--自家现货-实单可谈 |
询价 | |||
MXIC |
23+24 |
TSOP |
27960 |
原装现货.优势热卖.终端BOM表可配单 |
询价 |


