首页 >74HC109PW>规格书列表

零件型号下载 订购功能描述制造商 上传企业LOGO

74HC109PW

Dual JK flip-flop with set and reset; positive-edge trigger

GENERALDESCRIPTION The74HC/HCT109arehigh-speedSi-gateCMOSdevicesandarepincompatiblewithlowpowerSchottkyTTL(LSTTL).TheyarespecifiedincompliancewithJEDECstandardno.7A. The74HC/HCT109aredualpositive-edgetriggered,JKflip-flopswithindividualJ,Kinputs,clock(CP)

PHIPhilips Semiconductors

飞利浦荷兰皇家飞利浦

PHI

74HC109PW

Dual JK flip-flop with set and reset; positive-edge-trigger

1.Generaldescription The74HC109;74HCT109isadualpositiveedgetriggeredJKflip-flopfeaturingindividualJand Kinputs,clock(CP)inputs,set(SD)andreset(RD)inputsandcomplementaryQandQoutputs. ThesetandresetareasynchronousactiveLOWinputsandoperateindependentlyof

NEXPERIANexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

74HC109PW

Dual JK flip-flop with set and reset; positive-edge-trigger; • J and K inputs for easy D-type flip-flop\n• Toggle flip-flop or \"do nothing\" mode\n• Wide supply voltage range:• For 74HC109: from 2.0 V to 6.0 V\n• For 74HCT109: from 4.5 V to 5.5 V\n\n• CMOS low power dissipation\n• High noise immunity\n• Input levels:• For 74HC109: CMOS level\n• For 74HCT109: TTL level\n\n• Latch-up performance exceeds 100 mA per JESD 78 Class II Level B\n• 74HC109 complies with JEDEC standards:• JESD8C (2.7 V to 3.6 V)\n• JESD7A (2.0 V to 6.0 V)\n\n• 74HCT109 complies with JEDEC standard JESD7A (2.0 V to 6.0 V)\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Specified from -40 °C to +85 °C and from -40 °C to +125 °C\n;

The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. The JK design allows operation as a D-type flip-flop by connecting the J and K inputs together. This device features reduced input threshold levels to allow interfacing to TTL logic levels. Inputs also include clamp diodes, this enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.\n Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.\n

NexperiaNexperia B.V. All rights reserved

安世安世半导体(中国)有限公司

CD74HC109

DualJ-KFlip-FlopwithSetandResetPositive-EdgeTrigger

TITexas Instruments

德州仪器美国德州仪器公司

CD74HC109

DualJ-KFlip-FlopwithSetandResetPositive-EdgeTrigger

TITexas Instruments

德州仪器美国德州仪器公司

CD74HC109

DualJ-KFlip-FlopwithSetandResetPositive-EdgeTrigger

TITexas Instruments

德州仪器美国德州仪器公司

技术参数

  • VCC (V):

    2.0 - 6.0

  • Logic switching levels:

    CMOS

  • Output drive capability (mA):

    ± 5.2

  • tpd (ns):

    15

  • fmax (MHz):

    75

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    119

  • Ψth(j-top) (K/W):

    3.2

  • Rth(j-c) (K/W):

    48.1

  • Package name:

    TSSOP16

供应商型号品牌批号封装库存备注价格
PHI
23+
TSSOP
12300
询价
24+
N/A
72000
一级代理-主营优势-实惠价格-不悔选择
询价
NEXPERIA
24+
con
35960
查现货到京北通宇商城
询价
ST
23+
SOP16
16900
正规渠道,只有原装!
询价
ST
24+
SOP16
200000
原装进口正口,支持样品
询价
ST
25+
SOP16
16900
原装,请咨询
询价
ST
2511
SOP16
16900
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价
询价
ST
24+
SOP
3500
原装现货,可开13%税票
询价
ST
2447
SOP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
ST/意法
23+
SOP
15991
原厂授权代理,海外优势订货渠道。可提供大量库存,详
询价
更多74HC109PW供应商 更新时间2025-7-30 15:50:00