首页 >74HC107D>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

74HC107D

Dual JK flip-flop with reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc

文件:53.67 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

74HC107D

Dual JK flip-flop with reset; negative-edge trigger

1. General description The 74HC107; 74HCT107 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock input. The J

文件:259.73 Kbytes 页数:15 Pages

NEXPERIA

安世

74HC107DB

Dual JK flip-flop with reset; negative-edge trigger

GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, cloc

文件:53.67 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

74HC107D-Q100

Dual JK flip-flop with reset; negative-edge trigger

1. General description The 74HC107-Q100; 74HCT107-Q100 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock inp

文件:259.39 Kbytes 页数:15 Pages

NEXPERIA

安世

74HC107D-Q100

Dual JK flip-flop with reset; negative-edge trigger

文件:747.99 Kbytes 页数:17 Pages

NEXPERIA

安世

74HC107D

Dual JK flip-flop with reset; negative-edge trigger

The 74HC107; 74HCT107 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock input. The J and K inputs control the sta • Complies with JEDEC standard no. 7A\n• Input levels:• The 74HC107: CMOS levels\n• The 74HCT107: TTL levels\n\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Multiple package options\n• Specified from -40 °C to +85 °C and from -40 °C to +125 °C;

Nexperia

安世

74HC107DB

Dual JK flip-flop with reset; negative-edge trigger

The 74HC107; 74HCT107 is a dual negative edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock input. The J and K inputs control the sta • Complies with JEDEC standard no. 7A\n• Input levels:• The 74HC107: CMOS levels\n• The 74HCT107: TTL levels\n\n• ESD protection:• HBM JESD22-A114F exceeds 2000 V\n• MM JESD22-A115-A exceeds 200 V\n\n• Multiple package options\n• Specified from -40 °C to +85 °C and from -40 °C to +125 °C;

Nexperia

安世

74HC107D-Q100

Dual JK flip-flop with reset; negative-edge trigger

The 74HC107-Q100; 74HCT107-Q100 is a dual negative edge triggered JK flip‑flop featuring individual J and K inputs, clock (CP) and reset (R) inputs and complementary Q and Q outputs. The reset is an asynchronous active LOW input and operates independently of the clock input. The J and K inputs contr • Automotive product qualification in accordance with AEC-Q100 (Grade 1)• Specified from -40°C to +85°C and from -40°C to +125°C\n\n• Input levels:• For 74HC107-Q100: CMOS level\n• For 74HCT107-Q100: TTL level\n\n• Complies with JEDEC standard no. 7A\n• ESD protection:• MIL-STD-883, method 3015 exce;

Nexperia

安世

74HC107D,653

Package:14-SOIC(0.154",3.90mm 宽);包装:卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带 功能:复位 类别:集成电路(IC) 触发器 描述:IC FF JK TYPE DUAL 1BIT 14SO

Nexperia USA Inc.

Nexperia USA Inc.

74HC107DB,112

Package:14-SSOP(0.209",5.30mm 宽);包装:卷带(TR) 功能:复位 类别:集成电路(IC) 触发器 描述:IC FF JK TYPE DUAL 1BIT 14SSOP

Nexperia USA Inc.

Nexperia USA Inc.

技术参数

  • VCC (V):

    2.0 - 6.0

  • Logic switching levels:

    CMOS

  • Output drive capability (mA):

    ± 5.2

  • tpd (ns):

    16

  • fmax (MHz):

    78

  • Power dissipation considerations:

    low

  • Tamb (°C):

    -40~125

  • Rth(j-a) (K/W):

    87

  • Ψth(j-top) (K/W):

    6.5

  • Rth(j-c) (K/W):

    45

  • Package name:

    SO14

供应商型号品牌批号封装库存备注价格
恩XP
24+
标准封装
16048
全新原装正品/价格优惠/质量保障
询价
恩XP
25+
SOP
32000
NXP/恩智浦全新特价74HC107D即刻询购立享优惠#长期有货
询价
PHI
2021+
SOP14
9000
原装现货,随时欢迎询价
询价
恩XP
2024+
N/A
70000
柒号只做原装 现货价秒杀全网
询价
恩XP
24+
SOP
10000
只做原装
询价
恩XP
2025+
SOP
5000
原装进口价格优 请找坤融电子!
询价
PHI
24+
SOP
19640
询价
恩XP
25+
SOIC14
8614
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
恩XP
2016+
SOP14
5500
只做原装,假一罚十,公司可开17%增值税发票!
询价
恩XP
23+
SOP3.9mm
5000
原装正品,假一罚十
询价
更多74HC107D供应商 更新时间2025-11-30 23:00:00