首页>74ALVCH16823DGG>规格书详情

74ALVCH16823DGG数据手册集成电路(IC)的触发器规格书PDF

PDF无图
厂商型号

74ALVCH16823DGG

参数属性

74ALVCH16823DGG 封装/外壳为56-TFSOP(0.240",6.10mm 宽);包装为管件;类别为集成电路(IC)的触发器;产品描述:IC FF D-TYPE DUAL 9BIT 56TSSOP

功能描述

18-bit bus-interface D-type flip-flop with reset and enable; 3-state

封装外壳

56-TFSOP(0.240",6.10mm 宽)

制造商

Nexperia Nexperia B.V. All rights reserved

中文名称

安世 安世半导体(中国)有限公司

数据手册

下载地址下载地址二

更新时间

2025-8-8 8:02:00

人工找货

74ALVCH16823DGG价格和库存,欢迎联系客服免费人工找货

74ALVCH16823DGG规格书详情

描述 Description

The 74ALVCH16823 is a 18-bit edge-triggered flip-flop featuring separate D-type inputs for each flip-flop and 3-state outputs for bus oriented applications. Incorporates bushold data inputs which eliminate the need for external pull-up resistors to hold unused inputs. The 74ALVCH16823 consists of two sections of nine edge-triggered flip-flops. A clock (nCP) input, an output-enable (nOE) input, a master reset (nMR) input and a clock-enable (nCE) input are provided for each total 9-bit section.
With the clock-enable (nCE) input LOW, the D-type flip-flops will store the state of their individual nDn-inputs that meet the set-up and hold time requirements on the LOW-to-HIGH nCP transition. Taking nCE HIGH disables the clock buffer, thus latching the outputs. Taking the master reset (nMR) input LOW causes all the nQn outputs to go LOW independently of the clock.
When nOE is LOW, the contents of the flip-flops are available at the outputs. When the nOE is HIGH, the outputs go to the high impedance OFF-state. Operation of the nOE input does not affect the state of flip-flops.
Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

特性 Features

• Wide supply voltage range from 1.2 V to 3.6 V
• CMOS low-power consumption
• Direct interface with TTL levels
• Current drive ± 24 mA at 3.0 V
• MULTIBYTE flow-through standard pin-out architecture
• Low inductance multiple VCC and GND pins for minimum noise and ground bounce
• Output drive capability 50 Ω transmission lines at 85°C
• All data inputs have bushold
• Complies with JEDEC standard no. 8-1A
• Complies with JEDEC standards:
• JESD8-5 (2.3 V to 2.7 V)
• JESD8B/JESD36 (2.7 V to 3.6 V)

• ESD protection:
• HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V
• CDM JESD22-C101E exceeds 1000 V

技术参数

  • 制造商编号

    :74ALVCH16823DGG

  • 生产厂家

    :Nexperia

  • VCC (V)

    :1.2 - 3.6

  • Logic switching levels

    :TTL

  • Output drive capability (mA)

    :± 24

  • tpd (ns)

    :2.1

  • fmax (MHz)

    :350

  • Power dissipation considerations

    :low

  • Tamb (°C)

    :-40~85

  • Rth(j-a) (K/W)

    :93

  • Ψth(j-top) (K/W)

    :21.0

  • Package name

    :TSSOP56

供应商 型号 品牌 批号 封装 库存 备注 价格
恩XP
25
6000
原装正品
询价
恩XP
21+
TSSOP
485
原装现货假一赔十
询价
恩XP
24+
NA/
875
优势代理渠道,原装正品,可全系列订货开增值税票
询价
Nexperia(安世)
24+
TSSOP566.1mm
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
恩XP
24+
TSSOP
8000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
恩XP
24+
TSSOP-20
30000
原装正品公司现货,假一赔十!
询价
PHI
23+
TSSOP56
5250
原装环保房间现货假一赔十
询价
ti
24+
N/A
6980
原装现货,可开13%税票
询价
PHI
2450+
TSSOP56
6540
只做原装正品假一赔十为客户做到零风险!!
询价
恩XP
25+
SOT364
188600
全新原厂原装正品现货 欢迎咨询
询价