首页>TMS320C6414>规格书详情

TMS320C6414数据手册集成电路(IC)的DSP(数字信号处理器)规格书PDF

PDF无图
厂商型号

TMS320C6414

参数属性

TMS320C6414 封装/外壳为532-BFBGA,FCBGA;包装为托盘;类别为集成电路(IC)的DSP(数字信号处理器);产品描述:IC DSP FIXED POINT 532FC/CSP

功能描述

C64x 定点 DSP- 高达 720MHz、McBSP

封装外壳

532-BFBGA,FCBGA

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-16 18:10:00

人工找货

TMS320C6414价格和库存,欢迎联系客服免费人工找货

TMS320C6414规格书详情

描述 Description

The TMS320C64x™ DSPs (including the TMS320C6414, TMS320C6415, and TMS320C6416 devices) are the highest-performance fixed-point DSP generation in the TMS320C6000™ DSP platform. The TMS320C64x™ (C64x™) device is based on the second-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture (VelociTI.2™ developed by Texas Instruments (TI), making these DSPs an excellent choice for multichannel and multifunction applications. The C64x™ is a code-compatible member of the C6000™ DSP platform.

With performance of up to 5760 million instructions per second (MIPS) at a clock rate of 720 MHz, the C64x devices offer cost-effective solutions to high-performance DSP programming challenges. The C64x DSPs possess the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x™ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs)— with VelociTI.2™ extensions. The VelociTI.2™ extensions in the eight functional units include new instructions to accelerate the performance in key applications and extend the parallelism of the VelociTI™ architecture. The C64x can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2880 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 5760 MMACS. The C64x DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000™ DSP platform devices.

The C6416 device has two high-performance embedded coprocessors [Viterbi Decoder Coprocessor (VCP) and Turbo Decoder Coprocessor (TCP)] that significantly speed up channel-decoding operations on-chip. The VCP operating at CPU clock divided-by-4 can decode over 600 7.95-Kbps adaptive multi-rate (AMR) [K = 9, R = 1/3] voice channels. The VCP supports constraint lengths K = 5, 6, 7, 8, and 9, rates R = 1/2, 1/3, and 1/4, and flexible polynomials, while generating hard decisions or soft decisions. The TCP operating at CPU clock divided-by-2 can decode up to forty-three 384-Kbps or seven 2-Mbps turbo encoded channels (assuming 6 iterations). The TCP implements the max*log-map algorithm and is designed to support all polynomials and rates required by Third-Generation Partnership Projects (3GPP and 3GPP2), with fully programmable frame length and turbo interleaver. Decoding parameters such as the number of iterations and stopping criteria are also programmable. Communications between the VCP/TCP and the CPU are carried out through the EDMA controller.

The C64x uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 8-Mbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory or combinations of cache (up to 256K bytes) and mapped memory. The peripheral set includes three multichannel buffered serial ports (McBSPs); an 8-bit Universal Test and Operations PHY Interface for Asynchronous Transfer Mode (ATM) Slave [UTOPIA Slave] port (C6415/C6416 only); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a peripheral component interconnect (PCI) [C6415/C6416 only]; a general-purpose input/output port (GPIO) with 16 GPIO pins; and two glueless external memory interfaces (64-bit EMIFA and 16-bit EMIFB), both of which are capable of interfacing to synchronous and asynchronous memories and peripherals.

The C64x has a complete set of development tools which includes: an advanced C compiler with C64x-specific enhancements, an assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

特性 Features

• Highest-Performance Fixed-Point Digital Signal Processors (DSPs)
• 2-, 1.67-, 1.39-ns Instruction Cycle Time
• 500-, 600-, 720-MHz Clock Rate
• Eight 32-Bit Instructions/Cycle
• Twenty-Eight Operations/Cycle
• 4000, 4800, 5760 MIPS
• Fully Software-Compatible With C62x™
• C6414/15/16 Devices Pin-Compatible

• VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x™ DSP Core
• Eight Highly Independent Functional Units With VelociTI.2™ Extensions:
• Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
• Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle

• Non-Aligned Load-Store Architecture
• 64 32-Bit General-Purpose Registers
• Instruction Packing Reduces Code Size
• All Instructions Conditional

• Instruction Set Features
• Byte-Addressable (8-/16-/32-/64-Bit Data)
• 8-Bit Overflow Protection
• Bit-Field Extract, Set, Clear
• Normalization, Saturation, Bit-Counting
• VelociTI.2™ Increased Orthogonality

• Viterbi Decoder Coprocessor (VCP) [C6416]
• Supports Over 600 7.95-Kbps AMR
• Programmable Code Parameters

• Turbo Decoder Coprocessor (TCP) [C6416]
• Supports up to 7 2-Mbps or 43 384-Kbps 3GPP (6 Iterations)
• Programmable Turbo Code and Decoding Parameters

• L1/L2 Memory Architecture
• 128K-Bit (16K-Byte) L1P Program Cache (Direct Mapped)
• 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
• 8M-Bit (1024K-Byte) L2 Unified Mapped RAM/Cache (Flexible Allocation)

• Two External Memory Interfaces (EMIFs)
• One 64-Bit (EMIFA), One 16-Bit (EMIFB)
• Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
• 1280M-Byte Total Addressable External Memory Space

• Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
• Host-Port Interface (HPI)
• User-Configurable Bus Width (32-/16-Bit)

• 32-Bit/33-MHz, 3.3-V PCI Master/Slave Interface Conforms to PCI Specification 2.2 [C6415/C6416 ]
• Three PCI Bus Address Registers:    Prefetchable Memory    Non-Prefetchable Memory I/O
• Four-Wire Serial EEPROM Interface
• PCI Interrupt Request Under DSP Program Control
• DSP Interrupt Via PCI I/O Cycle

• Three Multichannel Buffered Serial Ports
• Direct Interface to T1/E1, MVIP, SCSA Framers
• Up to 256 Channels Each
• ST-Bus-Switching-, AC97-Compatible
• Serial Peripheral Interface (SPI) Compatible (Motorola™)

• Three 32-Bit General-Purpose Timers
• Universal Test and Operations PHY Interface for ATM (UTOPIA) [C6415/C6416]
• UTOPIA Level 2 Slave ATM Controller
• 8-Bit Transmit and Receive Operations up to 50 MHz per Direction
• User-Defined Cell Format up to 64 Bytes

• Sixteen General-Purpose I/O (GPIO) Pins
• Flexible PLL Clock Generator
• IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
• 532-Pin Ball Grid Array (BGA) Package (GLZ, ZLZ and CLZ Suffixes), 0.8-mm Ball Pitch
• 0.13-µm/6-Level Cu Metal Process (CMOS)
• 3.3-V I/Os, 1.2-V/1.25-V Internal (500 MHz)
• 3.3-V I/Os, 1.4-V Internal (600 and 720 MHz)
C62x, VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments. Motorola is a trademark of Motorola, Inc. IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture. TMS320C6000, C64x, and C6000 are trademarks of Texas Instruments. Windows is a registered trademark of the Microsoft Corporation. Other trademarks are the property of their respective owners. Throughout the remainder of this document, the TMS320C6414, TMS320C6415, and TMS320C6416 shall be referred to as TMS320C64x or C64x where generic, and where specific, their individual full device part numbers will be used or abbreviated as C6414, C6415, or C6416. These C64xdevices have two EMIFs (64-bit EMIFA and 16-bit EMIFB). The prefix \"A\" in front of a signal name indicates it is an EMIFA signal whereas a prefix \"B\" in front of a signal name indicates it is an EMIFB signal. Throughout the rest of this document, in generic EMIF areas of discussion, the prefix \"A\" or \"B\" may be omitted from the signal name.

技术参数

  • 制造商编号

    :TMS320C6414

  • 生产厂家

    :TI

  • DSP MHz (Max)

    :500

  • CPU

    :32-/64-bit

  • Operating system

    :DSP/BIOS

  • Rating

    :Catalog

  • Operating temperature range (C)

    :-40 to 105

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
1950+
BGA
4856
只做原装正品现货!或订货假一赔十!
询价
TI
23+
BGA
65480
询价
TI
24+
FCBGA|532
8230
免费送样原盒原包现货一手渠道联系
询价
TI
25+23+
BGA532
37147
绝对原装正品全新进口深圳现货
询价
TI
23+
BGA532
3700
绝对全新原装!现货!特价!请放心订购!
询价
TI
三年内
1983
只做原装正品
询价
TI
22+
BGA
2000
原装正品现货
询价
24+
2500
自己现货
询价
TI/德州仪器
23+
NA
2860
原装正品代理渠道价格优势
询价
TI
25+
BGA
12588
原装正品
询价