首页>TMS320C6413>规格书详情
TMS320C6413中文资料C64x 定点 DSP - 500MHz、McBSP、McASP、I2cC数据手册TI规格书

厂商型号 |
TMS320C6413 |
参数属性 | TMS320C6413 封装/外壳为288-BBGA,FCBGA;包装为托盘;类别为集成电路(IC)的DSP(数字信号处理器);产品描述:IC FIXED-POINT DSP 288-FCBGA |
功能描述 | C64x 定点 DSP - 500MHz、McBSP、McASP、I2cC |
封装外壳 | 288-BBGA,FCBGA |
制造商 | TI Texas Instruments |
中文名称 | 德州仪器 美国德州仪器公司 |
数据手册 | |
更新时间 | 2025-10-5 12:01:00 |
人工找货 | TMS320C6413价格和库存,欢迎联系客服免费人工找货 |
TMS320C6413规格书详情
描述 Description
The TMS320C64x DSPs (including the TMS320C6413, TMS320C6410 devices) are the highest-performance fixed-point DSP generation in the TMS320C6000 DSP platform. The TMS320C6413 and TMS320C6410 (C6413 and C6410) devices are based on the second-generation high-performance, advanced VelociTI very-long-instruction-word (VLIW) architecture (VelociTI.2) developed by Texas Instruments (TI) The high-performance, lower-cost C6413/C6410 DSPs enable customers to reduce system costs for telecom, medical, industrial, office, and photo lab equipment. The C64x is a code-compatible member of the C6000 DSP platform.
With performance of up to 4000 million instructions per second (MIPS) at a clock rate of 500 MHz, the C6413 device offers cost-effective solutions to high-performance DSP programming challenges.
With performance of up to 3200 million instructions per second (MIPS) at a clock rate of 400 MHz, the C6410 device offers cost-effective solutions to high-performance DSP programming challenges. The C6410 device also provides excellent value for packet telephony and for other cost-sensitive applications demanding high performance. The C6410 device also provides excellent value for packet telephony and to other cost-sensitive applications demanding high performance The C6413/C6410 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional unitstwo multipliers for a 32-bit result and six arithmetic logic units (ALUs) with VelociTI.2 extensions. The VelociTI.2 extensions in the eight functional units include new instructions to accelerate the performance in video and imaging applications and extend the parallelism of the VelociTI architecture. The C6413 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2000 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 4000 MMACS. The C6410 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 1600 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 3200 MMACS. The C6413/C6410 DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The C6413/C6410 uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of an 2-Mbit memory space that is shared between program and data space [for C6413 device] and the Level 2 memory/cache (L2) consists of an 1-Mbit memory space that is shared between program and data space [for C6410 device]. L2 memory can be configured as mapped memory, cache, or combinations of the two. The peripheral set includes: two multichannel buffered audio serial ports (McASPs); two inter-integrated circuit bus modules (I2Cs) ; two multichannel buffered serial ports (McBSPs); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a 16-pin general-purpose input/output port (GP0) with programmable interrupt/event generation modes; and a 32-bit glueless external memory interface (EMIFA), which is capable of interfacing to synchronous and asynchronous memories and peripherals. The McASP port supports one transmit and one receive clock zone, with eight serial data pins which can be individually allocated to any of the two zones. The serial port supports time-division multiplexing on each pin from 2 to 32 time slots. The C6413/C6410 has sufficient bandwidth to support all 8 serial data pins transmitting a 192-kHz stereo signal. Serial data in each zone may be transmitted and received on multiple serial data pins simultaneously and formatted in a multitude of variations on the Philips Inter-IC Sound (I2S) format.
In addition, the McASP transmitter may be programmed to output multiple S/PDIF, IEC60958, AES-3, CP-430 encoded data channels simultaneously, with a single RAM containing the full implementation of user data and channel status fields. McASP also provides extensive error-checking and recovery features, such as the bad clock detection circuit for each high-frequency master clock which verifies that the master clock is within a programmed frequency range.The I2C ports on the TMS320C6413/C6410 allows the DSP to easily control peripheral devices and communicate with a host processor. In addition, the standard multichannel buffered serial port (McBSP) may be used to communicate with serial peripheral interface (SPI) mode peripheral devices.
TheC6413/C6410 has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows debugger interface for visibility into source code execution.
特性 Features
• High-Performance Fixed-Point Digital Signal Processor (TMS320C6413/C6410)
• 2-ns Instruction Cycle Time
• 4000 MIPS
• TMS320C6410
• 400-MHz Clock Rate
• Eight 32-Bit Instructions/Cycle
• Extended Temperature Devices Available
• VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x™ DSP Core
• Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
• Load-Store Architecture With Non-Aligned Support
• Instruction Packing Reduces Code Size
• Instruction Set Features
• 8-Bit Overflow Protection
• Normalization, Saturation, Bit-Counting
• VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x™ DSP Core
• 128K-Bit (16K-Byte) L1P Program Cache (Direct Mapped)
• 2M-Bit (256K-Byte) L2 Unified Mapped RAM/Cache [C6413] (Flexible RAM/Cache Allocation)
• Endianess: Little Endian, Big Endian
• Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
• Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
• Two Multichannel Audio Serial Ports (McASPs) - with Six Serial Data Pins each
• Additional GPIO Capability
• Two Multichannel Buffered Serial Ports
• Sixteen General-Purpose I/O (GPIO) Pins
• On-Chip Fundamental Oscillator
• 288-Pin Ball Grid Array (BGA) Package (GTS and ZTS Suffixes), 1.0-mm Ball Pitch
• 3.3-V I/Os, 1.2-V Internal
VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments.
技术参数
- 制造商编号
:TMS320C6413
- 生产厂家
:TI
- DSP MHz (Max)
:500
- CPU
:32-/64-bit
- Operating system
:DSP/BIOS
- Rating
:Catalog
- Operating temperature range (C)
:-40 to 105
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
FCBGA28 |
53494 |
Z现货原装假一罚万 |
询价 | ||
TI |
24+ |
BGA288 |
6000 |
全新原装深圳仓库现货有单必成 |
询价 | ||
TI |
24+ |
BGA288 |
30000 |
原装正品公司现货,假一赔十! |
询价 | ||
TI/德州仪器 |
23+ |
BGA |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | ||
TI |
11+ |
BGA |
8000 |
全新原装,绝对正品现货供应 |
询价 | ||
TI/德州仪器 |
23+ |
FCBGA288 |
18204 |
原装正品代理渠道价格优势 |
询价 | ||
TI(德州仪器) |
2447 |
288-BBGA |
31500 |
60个/托盘一级代理专营品牌!原装正品,优势现货,长 |
询价 | ||
TI/德州仪器 |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI/德州仪器 |
23+ |
BGA |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
TI |
23+ |
BGA |
2870 |
绝对全新原装!现货!特价!请放心订购! |
询价 |