首页>SN74LVTH16374-EP>规格书详情

SN74LVTH16374-EP中文资料具有三态输出的增强型产品 3.3V Abt 16 位边沿触发式 D 型触发器数据手册TI规格书

PDF无图
厂商型号

SN74LVTH16374-EP

功能描述

具有三态输出的增强型产品 3.3V Abt 16 位边沿触发式 D 型触发器

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-24 11:10:00

人工找货

SN74LVTH16374-EP价格和库存,欢迎联系客服免费人工找货

SN74LVTH16374-EP规格书详情

描述 Description

The SN74LVTH16374 is a 16-bit edge-triggered D-type flip-flop with 3-state outputs designed for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. This device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. This device can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK), the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs.

A buffered output-enable (OE)\\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. OE\\ does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

The SN74LVTH16374 is a 16-bit edge-triggered D-type flip-flop with 3-state outputs designed for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment. This device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. This device can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK), the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs.

A buffered output-enable (OE)\\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. OE\\ does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

特性 Features

• Controlled Baseline
• Enhanced Diminishing Manufacturing Sources (DMS) Support
• Qualification Pedigree
• State-of-the-Art Advanced BiCMOS Technology (ABT) Design for 3.3-V Operation and Low Static-Power Dissipation
• Supports Unregulated Battery Operation Down To 2.7 V
• Ioff and Power-Up 3-State Support Hot Insertion
• Distributed VCC and GND Pins Minimize High-Speed Switching Noise
• Latch-Up Performance Exceeds 500 mA Per JESD 17
• 2000-V Human-Body Model (A114-A)
• 200-V Machine Model (A115-A)

Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits. Widebus is a trademark of Texas Instruments.

技术参数

  • 制造商编号

    :SN74LVTH16374-EP

  • 生产厂家

    :TI

  • Technology Family

    :LVT

  • Supply voltage (Min) (V)

    :2.7

  • Supply voltage (Max) (V)

    :3.6

  • Input type

    :TTL-Compatible CMOS

  • Output type

    :3-State

  • Clock Frequency (Max) (MHz)

    :150

  • IOL (Max) (mA)

    :64

  • IOH (Max) (mA)

    :-32

  • ICC (Max) (uA)

    :5000

  • Features

    :Ultra high speed (tpd

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
23+
BGA
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
询价
TI/德州仪器
2447
BGA54
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
ADI
23+
BGA54
8000
只做原装现货
询价
TI/德州仪器
23+
BGA
50000
全新原装正品现货,支持订货
询价
TI
25+
BGA56
4500
全新原装、诚信经营、公司现货销售!
询价
Rochester
25+
电联咨询
7800
公司现货,提供拆样技术支持
询价
TI
22+
56VFBGA
9000
原厂渠道,现货配单
询价
TI/德州仪器
2223+
BGA54
26800
只做原装正品假一赔十为客户做到零风险
询价
TI/德州仪器
24+
BGA54
43200
郑重承诺只做原装进口现货
询价
TI/德州仪器
24+
BGA54
2480
只供应原装正品 欢迎询价
询价