首页>PLL102-109XI>规格书详情

PLL102-109XI中文资料PLL数据手册PDF规格书

PLL102-109XI
厂商型号

PLL102-109XI

功能描述

Programmable DDR Zero Delay Clock Driver

文件大小

166.6 Kbytes

页面数量

10

生产厂商 PhaseLink Corporation
企业简称

PLL

中文名称

PhaseLink Corporation官网

原厂标识
PLL
数据手册

下载地址一下载地址二

更新时间

2025-8-4 17:42:00

人工找货

PLL102-109XI价格和库存,欢迎联系客服免费人工找货

PLL102-109XI规格书详情

DESCRIPTIONS

The PLL102-109 is a zero delay buffer that distributes a single-ended clock input to six pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purposes by strapping AVDD to ground.

FEATURES

• PLL clock distribution optimized for Double Data Rate SDRAM application up to 266Mhz.

• Distributes one clock Input to one bank of six differential outputs.

• Track spread spectrum clocking for EMI reduction.

• Programmable delay between CLK_INT and CLK[T/C] from –0.8ns to +3.1ns by programming CLKINT and FBOUT skew channel, or from –1.1ns to +3.5ns if additional DDR skew channels are enabled.

• Two independent programmable DDR skew channels from –0.3ns to +0.4ns with step size ±100ps.

• Support 2-wire I2C serial bus interface.

• 2.5V Operating Voltage.

• Available in 28-Pin 209mil SSOP.

产品属性

  • 型号:

    PLL102-109XI

  • 制造商:

    PLL

  • 制造商全称:

    PLL

  • 功能描述:

    Programmable DDR Zero Delay Clock Driver

供应商 型号 品牌 批号 封装 库存 备注 价格
16+
FBGA
4000
进口原装现货/价格优势!
询价
ZCOMM
24+
SMD
1680
ZCOMM专营品牌进口原装现货假一赔十
询价
23+
BGAQFP
8659
原装公司现货!原装正品价格优势.
询价
PHASELIN
23+
SSOP48
2530
原厂原装正品
询价
PHASELINK
25+23+
SSOP
36452
绝对原装正品全新进口深圳现货
询价
PHASELIN
24+
NA/
30
优势代理渠道,原装正品,可全系列订货开增值税票
询价
PHASELIN
20+
TSSOP8
2960
诚信交易大量库存现货
询价
24+
SSOP
2700
全新原装自家现货优势!
询价
PHASELIN
22+
SSOP48
5000
全新原装现货!自家库存!
询价
PHASELI
2020+
SSOP48
30
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价