PLL102-04中文资料PLL数据手册PDF规格书
PLL102-04规格书详情
DESCRIPTION
The PLL102-04 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.
FEATURES
• Frequency range 50 ~ 120MHz.
• Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to the outputs (up to 100kHz SST modulation).
• Zero input - output delay.
• Less than 700 ps device - device skew.
• Less than 250 ps skew between outputs.
• Less than 200 ps cycle - cycle jitter.
• Output Enable function tri-state outputs.
• 3.3V operation.
• Available in 8-Pin 150mil SOIC.
产品属性
- 型号:
PLL102-04
- 制造商:
PLL
- 制造商全称:
PLL
- 功能描述:
Low Skew Output Buffer
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
PHASELINK |
24+ |
NA/ |
2500 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
PHASELINK |
08+ |
SOP8 |
2500 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
PHASELINK |
1948+ |
SOP-8 |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
PHASELINK |
22+ |
原廠原封 |
5000 |
全新原装现货!自家库存! |
询价 | ||
24+ |
3000 |
公司存货 |
询价 | ||||
Phaselink |
23+ |
SMD |
5000 |
原装正品,假一罚十 |
询价 | ||
Phaseli |
24+ |
* |
8000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
PHASELI |
2447 |
SOIC8 |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
PHASELINK |
1923+ |
SOP-8 |
10000 |
只做原装特价 |
询价 | ||
Phaselink |
23+ |
SOIC8 |
12800 |
##公司主营品牌长期供应100%原装现货可含税提供技术 |
询价 |