首页>PLL102-04SCL-R>规格书详情

PLL102-04SCL-R中文资料PLL数据手册PDF规格书

PLL102-04SCL-R
厂商型号

PLL102-04SCL-R

功能描述

Low Skew Output Buffer

文件大小

236.44 Kbytes

页面数量

6

生产厂商 PhaseLink Corporation
企业简称

PLL

中文名称

PhaseLink Corporation官网

原厂标识
数据手册

下载地址一下载地址二

更新时间

2025-5-30 14:03:00

人工找货

PLL102-04SCL-R价格和库存,欢迎联系客服免费人工找货

PLL102-04SCL-R规格书详情

DESCRIPTION

The PLL102-04 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.

FEATURES

• Frequency range 50 ~ 120MHz.

• Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to the outputs (up to 100kHz SST modulation).

• Zero input - output delay.

• Less than 700 ps device - device skew.

• Less than 250 ps skew between outputs.

• Less than 200 ps cycle - cycle jitter.

• Output Enable function tri-state outputs.

• 3.3V operation.

• Available in 8-Pin 150mil SOIC.

产品属性

  • 型号:

    PLL102-04SCL-R

  • 制造商:

    PLL

  • 制造商全称:

    PLL

  • 功能描述:

    Low Skew Output Buffer

供应商 型号 品牌 批号 封装 库存 备注 价格
PLL
23+
SOP
9365
价格优势/原装现货/客户至上/欢迎广大客户来电查询
询价
24+
3000
公司存货
询价
Phaselink
2023+
*
8800
正品渠道现货 终端可提供BOM表配单。
询价
Phaseli
2020+
*
15000
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
PhaseLink
24+
SOP8S
3629
原装优势!房间现货!欢迎来电!
询价
Phaselink
23+
*
17500
原厂原装正品
询价
PHASELINK
1948+
SOP-8
6852
只做原装正品现货!或订货假一赔十!
询价
PHASELINK
08+
SOP8
2500
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
Phaselink
23+
*
15000
全新原装正品现货,支持订货
询价
Phaseli
23+
SOIC8
8560
受权代理!全新原装现货特价热卖!
询价