MPC9774数据手册Renesas中文资料规格书
MPC9774规格书详情
描述 Description
The MPC9774 utilizes PLL technology to frequency lock its outputs onto an input reference clock. Normal operation of the MPC9774 requires the connection of the PLL feedback output QFB to feedback input FB_IN to close the PLL feedback path. The reference clock frequency and the divider for the feedback path determine the VCO frequency. Both must be selected to match the VCO frequency range. The MPC9774 features frequency programmability between the three output banks outputs as well as the output to input relationships. Output frequency ratios of 1:1, 2:1, 3:1, 3:2 and 3:2:1 can be realized. Additionally, the device supports a separate configurable feedback output which allows for a wide variety of of input/output frequency multiplication alternatives. The VCO_SEL pin provides an extended PLL input reference frequency range. The REF_SEL pin selects the internal crystal oscillator or the LVCMOS compatible inputs as the reference clock signal. Two alternative LVCMOS compatible clock inputs are provided for clock redundancy support. The PLL_EN control selects the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is routed directly to the output dividers bypassing the PLL. The PLL bypass is fully static and the minimum clock frequency specification and all other PLL characteristics do not apply. The MPC9774 has an internal power–on reset. The MPC9774 is fully 3.3V compatible and requires no external loop filter components. All inputs (except XTAL) accept LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 ? transmission lines. For series terminated transmission lines, each of the MPC9774 outputs can drive one or two traces giving the devices an effective fanout of 1:12. The device is pin and function compatible to the MPC974 and is packaged in a 52-lead LQFP package.
特性 Features
1:14 PLL based low-voltage clock generator
3.3V power supply
Internal power–on reset
Generates clock signals up to 125 MHz
Maximum output skew of 175 ps
Two LVCMOS PLL reference clock inputs
External PLL feedback supports zero-delay capability
Various feedback and output dividers (see application section)
Supports up to three individual generated output clock frequencies
Drives up to 28 clock lines
Ambient temperature range 0°C to +70°C
Pin and function compatible to the MPC974
技术参数
- 型号:
MPC9774
- 制造商:
MOTOROLA
- 制造商全称:
Motorola, Inc
- 功能描述:
3.3V/2,5V
- 1:
14 LVCMOS PLL CLOCK GENERATOR
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
IDT |
24+ |
NA/ |
449 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
IDT |
2016+ |
QFP |
3000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
FREESCALE |
25+ |
QFP |
996880 |
只做原装,欢迎来电资询 |
询价 | ||
IDT |
24+ |
QFP |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
IDT |
1008+ |
QFP |
111 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
IDT |
1950+ |
QFP |
4856 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
FREESCAL |
23+ |
BGAQFP |
8659 |
原装公司现货!原装正品价格优势. |
询价 | ||
FREESCALE |
24+ |
QFP |
12000 |
原装正品 有挂就有货 |
询价 | ||
FREESCALE |
23+ |
QFP |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
FREESCALE |
23+ |
52-LQFP |
9500 |
全新原装!Freescale优势供货渠道!特价!请放心订购! |
询价 |