MPC9772中文资料1:12 LVCMOS Clock Generator数据手册Renesas规格书
MPC9772规格书详情
描述 Description
The MPC9772 utilizes PLL technology to frequency lock its outputs onto an input reference clock. Normal operation of the MPC9772 requires the connection of the PLL feedback output QFB to feedback input FB_IN to close the PLL feedback path. The reference clock frequency and the divider for the feedback path determine the VCO frequency. Both must be selected to match the VCO frequency range. The MPC9772 features an extensive level of frequency programmability between the 12 outputs as well as the output to input relationships, for instance 1:1, 2:1, 3:1, 3:2, 4:1, 4:3, 5:1, 5:2, 5:3, 5:4, 5:6, 6:1, 8:1, and 8:3. The QSYNC output will indicate when the coincident rising edges of the above relationships will occur. The selectability of the feedback frequency is independent of the output frequencies. This allows for very flexible programming of the input reference versus output frequency relationship. The output frequencies can be either odd or even multiples of the input reference. In addition the output frequency can be less than the input frequency for applications where a frequency needs to be reduced by a nonbinary factor. The MPC9772 also supports the 180° phase shift of one of its output banks with respect to the other output banks. The QSYNC outputs reflects the phase relationship between the QA and QC outputs and can be used for the generation of system baseline timing signals. The REF_SEL pin selects the internal crystal oscillator or the LVCMOS compatible inputs as the reference clock signal. Two alternative LVCMOS compatible clock inputs are provided for clock redundancy support. The PLL_EN control selects the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is routed directly to the output dividers bypassing the PLL. The PLL bypass is fully static and the minimum clock frequency specification and all other PLL characteristics do not apply. The outputs can be individually disabled (stopped in logic low state) by programming the serial CLOCK_STOP interface of the MPC9772. The MPC9772 has an internal power-on reset. The MPC9772 is fully 3.3 V compatible and requires no external loop filter components. All inputs (except XTAL) accept LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 ? transmission lines. For series terminated transmission lines, each of the MPC9772 outputs can drive one or two traces giving the devices an effective fanout of 1:24. The device is pin and function compatible to the MPC972 and is packaged in a 52-lead LQFP package.
特性 Features
1:12 PLL Based Low-Voltage Clock Generator
3.3 V Power Supply
Internal Power-On Reset
Generates Cock Signals Up to 240 MHz
Maximum Output Skew of 250 ps
On-Chip Crystal Oscillator Clock Reference
Two LVCMOS PLL Reference Clock Inputs
External PLL Feedback Supports Zero-Delay Capability
Various Feedback and Output Dividers (See Applications Information Section)
Supports Up to Three Individual Generated Output Clock Frequencies
Synchronous Output Clock Stop Circuitry for Each Individual Output for Power Down Support
Drives Up to 24 Clock Lines
Ambient Temperature Range 0°C to +70°C
Pin and Function Compatible To the MPC972
52-Lead Pb-Free Package Available
技术参数
- 型号:
MPC9772
- 制造商:
MOTOROLA
- 制造商全称:
Motorola, Inc
- 功能描述:
3.3V 1
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
MOTOROLA |
25+ |
TQFP |
2568 |
原装优势!绝对公司现货 |
询价 | ||
IDT |
23+ |
原厂原封□□□ |
20000 |
原厂授权代理分销现货只做原装正迈科技样品支持现货 |
询价 | ||
IDT |
24+ |
QFP52 |
65200 |
一级代理/放心采购 |
询价 | ||
MOTOROLA |
25+ |
QFP |
4500 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | ||
MOTOROLA |
20+ |
QFP |
500 |
样品可出,优势库存欢迎实单 |
询价 | ||
FREESCALE |
25+ |
QFP |
996880 |
只做原装,欢迎来电资询 |
询价 | ||
FREESCALE |
24+ |
QFP |
12000 |
原装正品 有挂就有货 |
询价 | ||
MOT |
04/05+ |
TQFP52 |
150 |
全新原装100真实现货供应 |
询价 | ||
FREESC |
25+ |
QFP |
4500 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
MOTOROLA/摩托罗拉 |
25+ |
QFP |
860000 |
明嘉莱只做原装正品现货 |
询价 |