MPC9658数据手册Renesas中文资料规格书
MPC9658规格书详情
描述 Description
The MPC9658 utilizes PLL technology to frequency lock its outputs onto an input reference clock. Normal operation of the MPC9658 requires the connection of the QFB output to the feedback input to close the PLL feedback path (external feedback). With the PLL locked, the output frequency is equal to the reference frequency of the device and VCO_SEL selects the operating frequency range of 50 to 125 MHz or 100 to 250 MHz. The two available post-PLL dividers selected by VCO_SEL (divide-by-2 or divide-by-4) and the reference clock frequency determine the VCO frequency. Both must be selected to match the VCO frequency range. The internal VCO of the MPC9658 is running at either 2x or 4x of the reference clock frequency. The MPC9658 has a differential LVPECL reference input along with an external feedback input. The MPC9658 is ideal for use as a zero delay, low skew fanout buffer. The device performance has been tuned and optimized for zero delay performance. The PLL_EN and BYPASS controls select the PLL bypass configuration for test and diagnosis. In this configuration, the selected input reference clock is bypassing the PLL and routed either to the output dividers or directly to the outputs. The PLL bypass configurations are fully static and the minimum clock frequency specification and all other PLL characteristics do not apply. The outputs can be disabled (high-impedance) and the device reset by asserting the MR/OE pin. Asserting MR/OE also causes the PLL to loose lock due to missing feedback signal presence at FB_IN. Deasserting MR/OE will enable the outputs and close the phase locked loop, enabling the PLL to recover to normal operation. The MPC9658 is fully 3.3 V compatible and requires no external loop filter components. The inputs (except PCLK) accept LVCMOS except signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 ? transmission lines. For series terminated transmission lines, each of the MPC9658 outputs can drive one or two traces giving the devices an effective fanout of 1:16. The device is packaged in a 7x7 mm2 32-lead LQFP package.
特性 Features
Low based low-voltage clock generator
Supports zero-delay operation
3.3 V power supply
Generates clock signals up to 250 MHz
Maximum output skew of 120 ps
Differential LVPECL reference clock input
External PLL feedback
Drives up to 20 clock lines
32-lead LQFP packaging
32-lead Pb-free Package Available
Pin and function compatible to the MPC958
技术参数
- 型号:
MPC9658
- 制造商:
MOTOROLA
- 制造商全称:
Motorola, Inc
- 功能描述:
3.3V
- 1:
10 LVCMOS PLL Clock Generator
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
FREESCAL |
20+ |
QFP32 |
500 |
样品可出,优势库存欢迎实单 |
询价 | ||
MOTOROLA |
0050+ |
TQFP52 |
45 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
MOTOROLA |
25+ |
QFP |
4500 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
MOT |
24+ |
QFP |
15300 |
公司常备大量原装现货,可开13%增票! |
询价 | ||
FREESCAL |
23+ |
BGAQFP |
8659 |
原装公司现货!原装正品价格优势. |
询价 | ||
MOT |
25+ |
QFP |
3000 |
强调现货,随时查询! |
询价 | ||
IDT |
23+ |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | |||
FREESCALE |
23+ |
32-LQFP |
8600 |
全新原装!Freescale优势供货渠道!特价!请放心订购! |
询价 | ||
恩XP |
22+ |
32LQFP |
9000 |
原厂渠道,现货配单 |
询价 | ||
24+ |
5000 |
公司存货 |
询价 |