首页 >MC74AC10>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

MC74AC10

TRIPLE 3-INPUT NAND GATE

Features • Outputs Source/Sink 24 mA • ′ACT10 Has TTL Compatible Inputs • Pb−Free Packages are Available

文件:128.63 Kbytes 页数:5 Pages

ONSEMI

安森美半导体

MC74AC10

Triple 3-Input NAND Gate

文件:87.56 Kbytes 页数:8 Pages

ONSEMI

安森美半导体

MC74AC10

Triple 3-Input NAND Gate

• Outputs Source/Sink 24 mA\n• ACT10 Has TTL Compatible Inputs\n• Pb-Free Packages Are Available;

ONSEMI

安森美半导体

MC74AC109

Dual JK Positive Edge-Triggered Flip-Flop

Features ■ ICC reduced by 50% ■ Outputs source/sink 24mA ■ ACT109 has TTL-compatible inputs General Description The AC/ACT109 consists of two high-speed completely independent transition clocked JK flip-flops. The clocking operation is independent of rise and fall times of the clock wav

文件:349.95 Kbytes 页数:12 Pages

ONSEMI

安森美半导体

MC74AC109

Dual JK Positive Edge?뭈riggered Flip?묯lop

The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip−flop (refer to MC74AC74/74ACT74 data sheet) by connecting the J

文件:233.33 Kbytes 页数:9 Pages

ONSEMI

安森美半导体

MC74AC109_V01

Dual JK Positive Edge-Triggered Flip-Flop

Features ■ ICC reduced by 50% ■ Outputs source/sink 24mA ■ ACT109 has TTL-compatible inputs General Description The AC/ACT109 consists of two high-speed completely independent transition clocked JK flip-flops. The clocking operation is independent of rise and fall times of the clock wav

文件:349.95 Kbytes 页数:12 Pages

ONSEMI

安森美半导体

MC74AC109D

Dual JK Positive Edge?뭈riggered Flip?묯lop

The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip−flop (refer to MC74AC74/74ACT74 data sheet) by connecting the J

文件:233.33 Kbytes 页数:9 Pages

ONSEMI

安森美半导体

MC74AC109DR2

Dual JK Positive Edge?뭈riggered Flip?묯lop

The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip−flop (refer to MC74AC74/74ACT74 data sheet) by connecting the J

文件:233.33 Kbytes 页数:9 Pages

ONSEMI

安森美半导体

MC74AC109DT

Dual JK Positive Edge?뭈riggered Flip?묯lop

The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip−flop (refer to MC74AC74/74ACT74 data sheet) by connecting the J

文件:233.33 Kbytes 页数:9 Pages

ONSEMI

安森美半导体

MC74AC109DTR2

Dual JK Positive Edge?뭈riggered Flip?묯lop

The MC74AC109/74ACT109 consists of two high−speed completely independent transition clocked JK flip−flops. The clocking operation is independent of rise and fall times of the clock waveform. The JK design allows operation as a D flip−flop (refer to MC74AC74/74ACT74 data sheet) by connecting the J

文件:233.33 Kbytes 页数:9 Pages

ONSEMI

安森美半导体

技术参数

  • Pb-free:

    Pb

  • Halide free:

    H

  • Status:

    Active

  • Type:

    NAND

  • Channels:

    3

  • VCC Min (V):

    2

  • VCC Max (V):

    6

  • tpd Max (ns):

    null

  • IO Max (mA):

    24

  • Package Type:

    SOIC-14

供应商型号品牌批号封装库存备注价格
24+
3000
公司现货
询价
MOTO
24+
SOP
6980
原装现货,可开13%税票
询价
MOT
25+
SOP14
2987
只售原装自家现货!诚信经营!欢迎来电!
询价
ONSEMICONDUC
06+
原厂原装
162561
只做全新原装真实现货供应
询价
MOT
24+/25+
868
原装正品现货库存价优
询价
MOT
23+
DIP-8P
5000
原装正品,假一罚十
询价
MOTOROLAR
24+
SOP-16
25000
一级专营品牌全新原装热卖
询价
ON
23+
SOP
8650
受权代理!全新原装现货特价热卖!
询价
ON
23+
NA
13650
原装正品,假一罚百!
询价
ONSEMI
2018+
26976
代理原装现货/特价热卖!
询价
更多MC74AC10供应商 更新时间2025-10-5 16:01:00