首页>MC100EL39>规格书详情

MC100EL39数据手册集成电路(IC)的时钟发生器PLL频率合成器规格书PDF

PDF无图
厂商型号

MC100EL39

参数属性

MC100EL39 封装/外壳为20-SOIC(0.295",7.50mm 宽);包装为管件;类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC CLOCK GEN 2 4/6 ECL 20-SOIC

功能描述

MC100EL39: 5.0 V ECL ÷2, ÷4, ÷8 Clock Generation Chip
IC CLOCK GEN 2 4/6 ECL 20-SOIC

封装外壳

20-SOIC(0.295",7.50mm 宽)

制造商

ONSEMI ON Semiconductor

中文名称

安森美半导体 安森美半导体公司

数据手册

原厂下载下载地址下载地址二

更新时间

2025-8-10 15:08:00

人工找货

MC100EL39价格和库存,欢迎联系客服免费人工找货

MC100EL39规格书详情

描述 Description

The MC100EL39 is a low skew divide by 2/4, divide by 4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned.The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differentia input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple EL39s, the master reset (MR) inputmust be asserted to ensure synchronization. For systems which only use one EL39, the MR pin need not be exercised as the internal divider design ensures synchronization between the divide by 2/4 and the divide by 4/6 outputs of a singledevice.

特性 Features

50 ps Output-to-Output Skew
Synchronous Enable/Disable
Master Reset for Synchronization
ESD Protection: > 2 KV HBM, > 100 V MM
The 100 Series Contains Temperature Compensation
PECL Mode Operating Range: VCC = 4.2 V to 5.7 V with VEE = 0 V
NECL Mode Operating Range: VCC = 0 V with VEE = -4.2 V to -5.7 V
Internal Input Pulldown Resistors on ENbar, MR, CLK(s), and DIVSEL(s)
Q Output will Default LOW with Inputs Open or at VEE
Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
Flammability Rating: UL-94 code V-0 @ 1/8\", Oxygen Index 28 to 34
Transistor Count = 419 devices
Pb-Free Packages are Available

简介

MC100EL39属于集成电路(IC)的时钟发生器PLL频率合成器。由制造生产的MC100EL39时钟发生器,PLL,频率合成器时钟发生器、PLL 和频率合成器集成电路 (IC) 可为逻辑器件提供参考信号的稳定定时脉冲,这些器件包括计算机、微控制器、数据通信系统和图形/视频发生器。这些集成电路可能包括缓冲器、驱动器、分频器、倍频器、多路复用器、合成器、扇出分配器和预分频器。

技术参数

更多
  • 制造商编号

    :MC100EL39

  • 生产厂家

    :ONSEMI

  • Compliance

    :Pb-freeHalide free

  • Status

    : Active  

  • Description

    : 5.0 V ECL ÷2

  • Type

    :Divider

  • Input Level

    :ECL

  • Output Level

    :ECL

  • VCC Typ (V)

    :5

  • fMax Typ (MHz)

    :Condition: DIV2'>1200

  • tpd Typ (ns)

    :1.05

  • tR & tF Max (ps)

    :550

  • Package Type

    :SOIC-20W

供应商 型号 品牌 批号 封装 库存 备注 价格
三年内
1983
只做原装正品
询价
MOTOROLA/摩托罗拉
2447
SOP20
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
ON Semiconductor(安森美)
22+
NA
500000
万三科技,秉承原装,购芯无忧
询价
onsemi(安森美)
24+
1476
原装现货,免费供样,技术支持,原厂对接
询价
ON
05+
SOP-8
7052
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
ON
2023+
SOP
8800
正品渠道现货 终端可提供BOM表配单。
询价
ON
24+
SOP-20
6980
原装现货,可开13%税票
询价
MOTO
24+
SMD
3000
公司现货
询价
ON
2020+
SOP-8
5562
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
ON
23+
SOP-8
50000
全新原装正品现货,支持订货
询价