首页>LMK04033>规格书详情

LMK04033中文资料具有 1840MHz 至 2160MHz VCO 的低噪声抖动消除器:2 路输出用于 2VPEC/LVPEC+LVDS+LVCMOS数据手册TI规格书

PDF无图
厂商型号

LMK04033

参数属性

LMK04033 包装为盒;类别为开发板套件编程器的评估演示板及套件;产品描述:BOARD EVALUATION LMK04033

功能描述

具有 1840MHz 至 2160MHz VCO 的低噪声抖动消除器:2 路输出用于 2VPEC/LVPEC+LVDS+LVCMOS

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-26 22:59:00

人工找货

LMK04033价格和库存,欢迎联系客服免费人工找货

LMK04033规格书详情

描述 Description

The LMK04000 family of precision clock conditioners provides low-noise jitter cleaning, clock multiplication and distribution without the need for high-performance voltage controlled crystal oscillators (VCXO) module. Using a cascaded PLLatinum architecture combined with an external crystal and varactor diode, the LMK04000 family provides sub-200 femtosecond (fs) root mean square (RMS) jitter performance.

The cascaded architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides a low-noise jitter cleaner function while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or use the integrated crystal oscillator with an external crystal and a varactor diode. When used with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or crystal used in PLL1.

The LMK04000 family features dual redundant inputs, five differential outputs, and an optional default-clock upon power up. The input block is equipped with loss of signal detection and automatic or manual selection of the reference clock. Each clock output consists of a programmable divider, a phase synchronization circuit, a programmable delay, and an LVDS, LVPECL, or LVCMOS output buffer. The default startup clock is available on CLKout2 and it can be used to provide an initial clock for the field-programmable gate array (FPGA) or microcontroller that programs the jitter cleaner during the system power up sequence.

特性 Features

• Cascaded PLLatinum PLL Architecture
• Phase detector rate of up to 40 MHz
• Dual redundant input reference clock with LOS
• Normalized [1 Hz] PLL noise floor of -224 dBc/Hz
• Input frequency-doubler
• Ultra-Low RMS Jitter Performance
• 200 fs RMS jitter (100 Hz – 20 MHz)
• Support clock rates up to 1080 MHz
• Five dedicated channel divider and delay blocks
• Industrial Temperature Range: -40 to 85 °C
• Package: 48 pin LLP (7.0 x 7.0 x 0.8 mm)
• Data Converter Clocking
• Networking, SONET/SDH, DSLAM
• Military / Aerospace
• Video

技术参数

  • 制造商编号

    :LMK04033

  • 生产厂家

    :TI

  • Number of outputs

    :6

  • RMS jitter (fs)

    :150

  • Output frequency (Min) (MHz)

    :0.45

  • Output frequency (Max) (MHz)

    :2160

  • Input type

    :LVCMOS

  • Output type

    :LVCMOS

  • Supply voltage (Min) (V)

    :3.15

  • Supply voltage (Max) (V)

    :3.45

  • Features

    :Integrated VCO

  • Operating temperature range (C)

    :-40 to 85

供应商 型号 品牌 批号 封装 库存 备注 价格
TI(德州仪器)
24+
QFN48EP(7x7)
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
NS
24+
NA/
12749
优势代理渠道,原装正品,可全系列订货开增值税票
询价
NS
2016+
LLP48
3900
只做原装,假一罚十,公司可开17%增值税发票!
询价
NSC
23+
原厂原包封装
20000
全新原装假一赔十
询价
TI/德州仪器
24+
WQFN48
1500
只供应原装正品 欢迎询价
询价
TI
12+
WQFN48
58
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
22+
5000
询价
TI
三年内
1983
只做原装正品
询价
TI/德州仪器
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
TI/德州仪器
22+
QFN
12245
现货,原厂原装假一罚十!
询价