首页>LMK04001>规格书详情

LMK04001中文资料具有 1430MHz 至 1570MHz VCO 的低噪声抖动消除器:3 路输出用于 2VPEC/LVPEC+4 路输出用于 LVCMOS数据手册TI规格书

PDF无图
厂商型号

LMK04001

参数属性

LMK04001 封装/外壳为48-WFQFN 裸露焊盘;包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC CLOCK COND 1.5GHZ W/PLL 48QFN

功能描述

具有 1430MHz 至 1570MHz VCO 的低噪声抖动消除器:3 路输出用于 2VPEC/LVPEC+4 路输出用于 LVCMOS

封装外壳

48-WFQFN 裸露焊盘

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-26 17:06:00

人工找货

LMK04001价格和库存,欢迎联系客服免费人工找货

LMK04001规格书详情

描述 Description

The LMK04000 family of precision clock conditioners provides low-noise jitter cleaning, clock multiplication and distribution without the need for high-performance voltage controlled crystal oscillators (VCXO) module. Using a cascaded PLLatinum architecture combined with an external crystal and varactor diode, the LMK04000 family provides sub-200 femtosecond (fs) root mean square (RMS) jitter performance.

The cascaded architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides a low-noise jitter cleaner function while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or use the integrated crystal oscillator with an external crystal and a varactor diode. When used with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or crystal used in PLL1.

The LMK04000 family features dual redundant inputs, five differential outputs, and an optional default-clock upon power up. The input block is equipped with loss of signal detection and automatic or manual selection of the reference clock. Each clock output consists of a programmable divider, a phase synchronization circuit, a programmable delay, and an LVDS, LVPECL, or LVCMOS output buffer. The default startup clock is available on CLKout2 and it can be used to provide an initial clock for the field-programmable gate array (FPGA) or microcontroller that programs the jitter cleaner during the system power up sequence.

特性 Features

• Cascaded PLLatinum PLL Architecture
• Phase detector rate of up to 40 MHz
• Dual redundant input reference clock with LOS
• Normalized [1 Hz] PLL noise floor of -224 dBc/Hz
• Input frequency-doubler
• Ultra-Low RMS Jitter Performance
• 200 fs RMS jitter (100 Hz – 20 MHz)
• Support clock rates up to 1080 MHz
• Five dedicated channel divider and delay blocks
• Industrial Temperature Range: -40 to 85 °C
• Package: 48 pin LLP (7.0 x 7.0 x 0.8 mm)
• Data Converter Clocking
• Networking, SONET/SDH, DSLAM
• Military / Aerospace
• Video

技术参数

  • 制造商编号

    :LMK04001

  • 生产厂家

    :TI

  • Number of outputs

    :7

  • RMS jitter (fs)

    :150

  • Output frequency (Min) (MHz)

    :0.35

  • Output frequency (Max) (MHz)

    :1570

  • Input type

    :LVCMOS

  • Output type

    :LVCMOS

  • Supply voltage (Min) (V)

    :3.15

  • Supply voltage (Max) (V)

    :3.45

  • Features

    :Integrated VCO

  • Operating temperature range (C)

    :-40 to 85

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
WQFN|48
70230
免费送样原盒原包现货一手渠道联系
询价
TI/德州仪器
25+
WQFN48
880000
明嘉莱只做原装正品现货
询价
TI
23+
WQFN48
5000
全新原装,支持实单,非诚勿扰
询价
NS
24+
原厂封装
6230
全新原装现货热卖,价格绝对优
询价
NS
25+23+
WQFN-48
16715
绝对原装正品全新进口深圳现货
询价
NS
22+
LLP48
3000
原装正品,支持实单
询价
WQFN48
23+
WQFN48
12800
正规渠道,只有原装!
询价
NSC
24+
LLP
6980
原装现货,可开13%税票
询价
Texas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
22+
5000
询价